Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : entropy_src
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.54 93.54

Source File(s) :
/workspaces/repo/scratch/os_regression_2024_09_03/chip_earlgrey_asic-sim-vcs/default/sim-vcs/../src/lowrisc_ip_entropy_src_0.1/rtl/entropy_src.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_entropy_src 99.18 99.18



Module Instance : tb.dut.top_earlgrey.u_entropy_src

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.18 99.18


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.18 99.18


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.94 92.47 89.34 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : entropy_src
TotalCoveredPercent
Totals 65 55 84.62
Total Bits 1300 1216 93.54
Total Bits 0->1 650 608 93.54
Total Bits 1->0 650 608 93.54

Ports 65 55 84.62
Port Bits 1300 1216 93.54
Port Bits 0->1 650 608 93.54
Port Bits 1->0 650 608 93.54

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T9,T45,T27 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[7:0] Yes Yes *T92,*T93,*T94 Yes T92,T93,T94 INPUT
tl_i.a_address[16:8] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[18:17] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[19] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[20] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[23:21] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[24] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:25] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T92,*T93,*T94 Yes T92,T93,T94 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T92,T93,T94 Yes T92,T93,T94 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T92,T93,T94 Yes T92,T93,T94 INPUT
tl_i.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_o.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_o.d_error Yes Yes T92,T94,T155 Yes T92,T94,T155 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T152,T153,T154 Yes T152,T153,T154 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T9,T45,T27 Yes T1,T2,T3 OUTPUT
tl_o.d_data[31:0] Yes Yes T9,T45,T27 Yes T1,T2,T3 OUTPUT
tl_o.d_sink Yes Yes T92,T93,T94 Yes T92,T93,T94 OUTPUT
tl_o.d_source[5:0] Yes Yes *T92,*T94,*T155 Yes T92,T93,T94 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T92,T93,T94 Yes T92,T93,T94 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T152,*T153,*T154 Yes T152,T153,T154 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
otp_en_entropy_src_fw_read_i[7:0] Unreachable Unreachable Unreachable INPUT
otp_en_entropy_src_fw_over_i[7:0] Unreachable Unreachable Unreachable INPUT
rng_fips_o Yes Yes T149,T150,T151 Yes T152,T153,T154 OUTPUT
entropy_src_hw_if_i.es_req Yes Yes T2,T3,T4 Yes T1,T2,T3 INPUT
entropy_src_hw_if_o.es_fips Yes Yes T149,T150,T134 Yes T152,T154,T149 OUTPUT
entropy_src_hw_if_o.es_bits[383:0] Yes Yes T152,T154,T149 Yes T154,T149,T263 OUTPUT
entropy_src_hw_if_o.es_ack Yes Yes T2,T3,T4 Yes T2,T3,T4 OUTPUT
entropy_src_rng_o.rng_enable Yes Yes T9,T45,T27 Yes T1,T2,T3 OUTPUT
entropy_src_rng_i.rng_b[3:0] Yes Yes T2,T3,T4 Yes T2,T3,T4 INPUT
entropy_src_rng_i.rng_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cs_aes_halt_o.cs_aes_halt_req Yes Yes T152,T154,T149 Yes T152,T154,T149 OUTPUT
cs_aes_halt_i.cs_aes_halt_ack Yes Yes T152,T154,T149 Yes T152,T154,T149 INPUT
entropy_src_xht_o.threshold_scope No No No OUTPUT
entropy_src_xht_o.window_wrap_pulse Yes Yes T2,T3,T4 Yes T2,T3,T4 OUTPUT
entropy_src_xht_o.health_test_window[15:0] Yes Yes *T390,*T169,*T391 Yes T390,T169,T391 OUTPUT
entropy_src_xht_o.health_test_window[17:16] No No No OUTPUT
entropy_src_xht_o.thresh_lo[15:0] Yes Yes T162,T166,T167 Yes T162,T166,T167 OUTPUT
entropy_src_xht_o.thresh_hi[15:0] Yes Yes T168,T166,T169 Yes T168,T166,T169 OUTPUT
entropy_src_xht_o.active No No No OUTPUT
entropy_src_xht_o.clear Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
entropy_src_xht_o.rng_bit_sel[1:0] No No No OUTPUT
entropy_src_xht_o.rng_bit_en No No No OUTPUT
entropy_src_xht_o.entropy_bit_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
entropy_src_xht_o.entropy_bit[3:0] Yes Yes T2,T3,T4 Yes T2,T3,T4 OUTPUT
entropy_src_xht_i.test_fail_lo_pulse No No No INPUT
entropy_src_xht_i.test_fail_hi_pulse No No No INPUT
entropy_src_xht_i.continuous_test No No No INPUT
entropy_src_xht_i.test_cnt_lo[15:0] No No No INPUT
entropy_src_xht_i.test_cnt_hi[15:0] No No No INPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T73,T97,T98 Yes T73,T97,T98 INPUT
alert_rx_i[0].ping_n Yes Yes T97,T98,T99 Yes T97,T98,T99 INPUT
alert_rx_i[0].ping_p Yes Yes T97,T98,T99 Yes T97,T98,T99 INPUT
alert_rx_i[1].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[1].ack_p Yes Yes T73,T97,T98 Yes T73,T97,T98 INPUT
alert_rx_i[1].ping_n Yes Yes T97,T98,T99 Yes T98,T99,T275 INPUT
alert_rx_i[1].ping_p Yes Yes T98,T99,T275 Yes T97,T98,T99 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T73,T97,T98 Yes T73,T97,T98 OUTPUT
alert_tx_o[1].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[1].alert_p Yes Yes T73,T97,T98 Yes T73,T97,T98 OUTPUT
intr_es_entropy_valid_o Yes Yes T306,T321,T322 Yes T306,T321,T322 OUTPUT
intr_es_health_test_failed_o Yes Yes T306,T321,T322 Yes T306,T321,T322 OUTPUT
intr_es_observe_fifo_ready_o Yes Yes T306,T321,T322 Yes T306,T321,T322 OUTPUT
intr_es_fatal_err_o Yes Yes T306,T321,T322 Yes T306,T321,T322 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_entropy_src
TotalCoveredPercent
Totals 58 55 94.83
Total Bits 1226 1216 99.18
Total Bits 0->1 613 608 99.18
Total Bits 1->0 613 608 99.18

Ports 58 55 94.83
Port Bits 1226 1216 99.18
Port Bits 0->1 613 608 99.18
Port Bits 1->0 613 608 99.18

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirectionExclude Annotation
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T9,T45,T27 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[7:0] Yes Yes *T92,*T93,*T94 Yes T92,T93,T94 INPUT
tl_i.a_address[16:8] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[18:17] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[19] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[20] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[23:21] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[24] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:25] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T92,*T93,*T94 Yes T92,T93,T94 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T92,T93,T94 Yes T92,T93,T94 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T92,T93,T94 Yes T92,T93,T94 INPUT
tl_i.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_o.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_o.d_error Yes Yes T92,T94,T155 Yes T92,T94,T155 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T152,T153,T154 Yes T152,T153,T154 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T9,T45,T27 Yes T1,T2,T3 OUTPUT
tl_o.d_data[31:0] Yes Yes T9,T45,T27 Yes T1,T2,T3 OUTPUT
tl_o.d_sink Yes Yes T92,T93,T94 Yes T92,T93,T94 OUTPUT
tl_o.d_source[5:0] Yes Yes *T92,*T94,*T155 Yes T92,T93,T94 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T92,T93,T94 Yes T92,T93,T94 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T152,*T153,*T154 Yes T152,T153,T154 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
otp_en_entropy_src_fw_read_i[7:0] Unreachable Unreachable Unreachable INPUT
otp_en_entropy_src_fw_over_i[7:0] Unreachable Unreachable Unreachable INPUT
rng_fips_o Yes Yes T149,T150,T151 Yes T152,T153,T154 OUTPUT
entropy_src_hw_if_i.es_req Yes Yes T2,T3,T4 Yes T1,T2,T3 INPUT
entropy_src_hw_if_o.es_fips Yes Yes T149,T150,T134 Yes T152,T154,T149 OUTPUT
entropy_src_hw_if_o.es_bits[383:0] Yes Yes T152,T154,T149 Yes T154,T149,T263 OUTPUT
entropy_src_hw_if_o.es_ack Yes Yes T2,T3,T4 Yes T2,T3,T4 OUTPUT
entropy_src_rng_o.rng_enable Yes Yes T9,T45,T27 Yes T1,T2,T3 OUTPUT
entropy_src_rng_i.rng_b[3:0] Yes Yes T2,T3,T4 Yes T2,T3,T4 INPUT
entropy_src_rng_i.rng_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cs_aes_halt_o.cs_aes_halt_req Yes Yes T152,T154,T149 Yes T152,T154,T149 OUTPUT
cs_aes_halt_i.cs_aes_halt_ack Yes Yes T152,T154,T149 Yes T152,T154,T149 INPUT
entropy_src_xht_o.threshold_scope[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off / unconnected port.
entropy_src_xht_o.window_wrap_pulse Yes Yes T2,T3,T4 Yes T2,T3,T4 OUTPUT
entropy_src_xht_o.health_test_window[15:0] Yes Yes *T390,*T169,*T391 Yes T390,T169,T391 OUTPUT
entropy_src_xht_o.health_test_window[17:16] No No No OUTPUT
entropy_src_xht_o.thresh_lo[15:0] Yes Yes T162,T166,T167 Yes T162,T166,T167 OUTPUT
entropy_src_xht_o.thresh_hi[15:0] Yes Yes T168,T166,T169 Yes T168,T166,T169 OUTPUT
entropy_src_xht_o.active[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off / unconnected port.
entropy_src_xht_o.clear Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
entropy_src_xht_o.rng_bit_sel[1:0] No No No OUTPUT
entropy_src_xht_o.rng_bit_en No No No OUTPUT
entropy_src_xht_o.entropy_bit_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
entropy_src_xht_o.entropy_bit[3:0] Yes Yes T2,T3,T4 Yes T2,T3,T4 OUTPUT
entropy_src_xht_i.test_fail_lo_pulse[0:0] Excluded Excluded Excluded INPUT [UNR] Tied off / unconnected port.
entropy_src_xht_i.test_fail_hi_pulse[0:0] Excluded Excluded Excluded INPUT [UNR] Tied off / unconnected port.
entropy_src_xht_i.continuous_test[0:0] Excluded Excluded Excluded INPUT [UNR] Tied off / unconnected port.
entropy_src_xht_i.test_cnt_lo[15:0] Excluded Excluded Excluded INPUT [UNR] Tied off / unconnected port.
entropy_src_xht_i.test_cnt_hi[15:0] Excluded Excluded Excluded INPUT [UNR] Tied off / unconnected port.
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T73,T97,T98 Yes T73,T97,T98 INPUT
alert_rx_i[0].ping_n Yes Yes T97,T98,T99 Yes T97,T98,T99 INPUT
alert_rx_i[0].ping_p Yes Yes T97,T98,T99 Yes T97,T98,T99 INPUT
alert_rx_i[1].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[1].ack_p Yes Yes T73,T97,T98 Yes T73,T97,T98 INPUT
alert_rx_i[1].ping_n Yes Yes T97,T98,T99 Yes T98,T99,T275 INPUT
alert_rx_i[1].ping_p Yes Yes T98,T99,T275 Yes T97,T98,T99 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T73,T97,T98 Yes T73,T97,T98 OUTPUT
alert_tx_o[1].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[1].alert_p Yes Yes T73,T97,T98 Yes T73,T97,T98 OUTPUT
intr_es_entropy_valid_o Yes Yes T306,T321,T322 Yes T306,T321,T322 OUTPUT
intr_es_health_test_failed_o Yes Yes T306,T321,T322 Yes T306,T321,T322 OUTPUT
intr_es_observe_fifo_ready_o Yes Yes T306,T321,T322 Yes T306,T321,T322 OUTPUT
intr_es_fatal_err_o Yes Yes T306,T321,T322 Yes T306,T321,T322 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%