Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwm
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspaces/repo/scratch/os_regression_2024_09_08/chip_earlgrey_asic-sim-vcs/default/sim-vcs/../src/lowrisc_ip_pwm_0.1/rtl/pwm.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_pwm_aon 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_pwm_aon

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.94 92.47 89.34 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : pwm
TotalCoveredPercent
Totals 32 32 100.00
Total Bits 306 306 100.00
Total Bits 0->1 153 153 100.00
Total Bits 1->0 153 153 100.00

Ports 32 32 100.00
Port Bits 306 306 100.00
Port Bits 0->1 153 153 100.00
Port Bits 1->0 153 153 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T44,T45,T32 Yes T1,T2,T3 INPUT
clk_core_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_core_ni Yes Yes T44,T45,T32 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T35,T74,T126 Yes T35,T74,T126 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T35,T74,T126 Yes T35,T74,T126 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T96,*T97,*T98 Yes T96,T97,T98 INPUT
tl_i.a_address[15:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[16] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[17] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[18] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[21:19] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[22] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:23] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T99,*T37,*T100 Yes T99,T37,T100 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T96,T97,T98 Yes T96,T97,T98 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T37,T100,T101 Yes T37,T100,T101 INPUT
tl_i.a_valid Yes Yes T35,T78,T74 Yes T35,T78,T74 INPUT
tl_o.a_ready Yes Yes T35,T78,T74 Yes T35,T78,T74 OUTPUT
tl_o.d_error Yes Yes T96,T98,T102 Yes T96,T98,T155 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T35,T74,T126 Yes T35,T74,T126 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T35,T74,T126 Yes T35,T78,T74 OUTPUT
tl_o.d_data[31:0] Yes Yes T35,T74,T126 Yes T35,T78,T74 OUTPUT
tl_o.d_sink Yes Yes T96,T98,T155 Yes T96,T97,T98 OUTPUT
tl_o.d_source[5:0] Yes Yes *T69,*T96,*T98 Yes T69,T96,T97 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T96,T98,T155 Yes T96,T98,T102 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T35,*T74,*T126 Yes T35,T74,T126 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T35,T78,T74 Yes T35,T78,T74 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T78,T103,T104 Yes T78,T103,T104 INPUT
alert_rx_i[0].ping_n Yes Yes T103,T104,T105 Yes T103,T104,T105 INPUT
alert_rx_i[0].ping_p Yes Yes T103,T104,T105 Yes T103,T104,T105 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T78,T103,T104 Yes T78,T103,T104 OUTPUT
cio_pwm_o[5:0] Yes Yes T35,T74,T126 Yes T35,T74,T126 OUTPUT
cio_pwm_en_o[5:0] Unreachable Unreachable Unreachable OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%