Line Coverage for Module : 
prim_arbiter_fixed
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 | 
| ALWAYS | 105 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 128 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 129 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 132 | 1 | 1 | 100.00 | 
84                                  // forward path
85         2/2                      assign req_tree[Pa]      = req_i[offset];
           Tests:       T205 T263 T264  | T205 T263 T264 
86                                  assign idx_tree[Pa]      = offset;
87         2/2                      assign data_tree[Pa]     = data_i[offset];
           Tests:       T205 T263 T264  | T205 T263 T264 
88                                  // backward (grant) path
89         2/2                      assign gnt_o[offset]     = gnt_tree[Pa];
           Tests:       T205 T263 T264  | T205 T263 T264 
90                      
91                                end else begin : gen_tie_off
92                                  // forward path
93                                  assign req_tree[Pa]  = '0;
94                                  assign idx_tree[Pa]  = '0;
95                                  assign data_tree[Pa] = '0;
96                                  logic unused_sigs;
97                                  assign unused_sigs = gnt_tree[Pa];
98                                end
99                              // this creates the node assignments
100                             end else begin : gen_nodes
101                               // forward path
102                               logic sel; // local helper variable
103                               always_comb begin : p_node
104                                 // this always gives priority to the left child
105        1/1                      sel = ~req_tree[C0];
           Tests:       T205 T263 T264 
106                                 // propagate requests
107        1/1                      req_tree[Pa]  = req_tree[C0] | req_tree[C1];
           Tests:       T205 T263 T264 
108                                 // data and index muxes
109        1/1                      idx_tree[Pa]  = (sel) ? idx_tree[C1]  : idx_tree[C0];
           Tests:       T205 T263 T264 
110        1/1                      data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0];
           Tests:       T205 T263 T264 
111                                 // propagate the grants back to the input
112        1/1                      gnt_tree[C0] = gnt_tree[Pa] & ~sel;
           Tests:       T205 T263 T264 
113        1/1                      gnt_tree[C1] = gnt_tree[Pa] &  sel;
           Tests:       T205 T263 T264 
114                               end
115                             end
116                           end : gen_level
117                         end : gen_tree
118                     
119                         // the results can be found at the tree root
120                         if (EnDataPort) begin : gen_data_port
121        1/1                assign data_o      = data_tree[0];
           Tests:       T205 T263 T264 
122                         end else begin : gen_no_dataport
123                           logic [DW-1:0] unused_data;
124                           assign unused_data = data_tree[0];
125                           assign data_o = '1;
126                         end
127                     
128        1/1              assign idx_o       = idx_tree[0];
           Tests:       T205 T263 T264 
129        1/1              assign valid_o     = req_tree[0];
           Tests:       T205 T263 T264 
130                     
131                         // this propagates a grant back to the input
132        1/1              assign gnt_tree[0] = valid_o & ready_i;
           Tests:       T205 T263 T264 
Cond Coverage for Module : 
prim_arbiter_fixed
 | Total | Covered | Percent | 
| Conditions | 15 | 13 | 86.67 | 
| Logical | 15 | 13 | 86.67 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       107
 EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
             ----------------------------------1----------------------------------   ----------------------------------2----------------------------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T205,T263,T264 | 
| 0 | 1 | Covered | T205,T263,T264 | 
| 1 | 0 | Not Covered |  | 
 LINE       109
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |                       
| 0 | Covered | T205,T263,T264 | 
| 1 | Covered | T205,T263,T264 | 
 LINE       110
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |                       
| 0 | Covered | T205,T263,T264 | 
| 1 | Covered | T205,T263,T264 | 
 LINE       112
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
             ----------------------------------1----------------------------------   -----------------------------2-----------------------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T205,T263,T264 | 
| 1 | 1 | Covered | T205,T263,T264 | 
 LINE       113
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
             ----------------------------------1----------------------------------   ---------------------------2--------------------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T205,T263,T264 | 
| 1 | 0 | Covered | T205,T263,T264 | 
| 1 | 1 | Covered | T205,T263,T264 | 
 LINE       132
 EXPRESSION (valid_o & ready_i)
             ---1---   ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T205,T263,T264 | 
Branch Coverage for Module : 
prim_arbiter_fixed
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
109 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
110 | 
2 | 
2 | 
100.00 | 
109                    idx_tree[Pa]  = (sel) ? idx_tree[C1]  : idx_tree[C0];
                                             -1-  
                                             ==>  
                                             ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T205,T263,T264 | 
| 0 | 
Covered | 
T205,T263,T264 | 
110                    data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0];
                                             -1-  
                                             ==>  
                                             ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T205,T263,T264 | 
| 0 | 
Covered | 
T205,T263,T264 | 
Assert Coverage for Module : 
prim_arbiter_fixed
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
981530332 | 
962927610 | 
0 | 
0 | 
| T1 | 
84482 | 
84358 | 
0 | 
0 | 
| T2 | 
130614 | 
130498 | 
0 | 
0 | 
| T3 | 
152464 | 
152362 | 
0 | 
0 | 
| T4 | 
166782 | 
166658 | 
0 | 
0 | 
| T5 | 
204072 | 
203962 | 
0 | 
0 | 
| T7 | 
165516 | 
165392 | 
0 | 
0 | 
| T10 | 
220534 | 
220432 | 
0 | 
0 | 
| T13 | 
172874 | 
172764 | 
0 | 
0 | 
| T106 | 
174768 | 
174644 | 
0 | 
0 | 
| T107 | 
164396 | 
164294 | 
0 | 
0 | 
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2030 | 
2030 | 
0 | 
0 | 
| T1 | 
2 | 
2 | 
0 | 
0 | 
| T2 | 
2 | 
2 | 
0 | 
0 | 
| T3 | 
2 | 
2 | 
0 | 
0 | 
| T4 | 
2 | 
2 | 
0 | 
0 | 
| T5 | 
2 | 
2 | 
0 | 
0 | 
| T7 | 
2 | 
2 | 
0 | 
0 | 
| T10 | 
2 | 
2 | 
0 | 
0 | 
| T13 | 
2 | 
2 | 
0 | 
0 | 
| T106 | 
2 | 
2 | 
0 | 
0 | 
| T107 | 
2 | 
2 | 
0 | 
0 | 
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
981530332 | 
8544 | 
0 | 
0 | 
| T76 | 
276148 | 
0 | 
0 | 
0 | 
| T88 | 
326398 | 
0 | 
0 | 
0 | 
| T89 | 
285382 | 
0 | 
0 | 
0 | 
| T205 | 
175978 | 
2848 | 
0 | 
0 | 
| T206 | 
180878 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
2847 | 
0 | 
0 | 
| T264 | 
0 | 
2849 | 
0 | 
0 | 
| T295 | 
405410 | 
0 | 
0 | 
0 | 
| T296 | 
113678 | 
0 | 
0 | 
0 | 
| T297 | 
328706 | 
0 | 
0 | 
0 | 
| T298 | 
835660 | 
0 | 
0 | 
0 | 
| T299 | 
246654 | 
0 | 
0 | 
0 | 
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
981530332 | 
8544 | 
0 | 
0 | 
| T76 | 
276148 | 
0 | 
0 | 
0 | 
| T88 | 
326398 | 
0 | 
0 | 
0 | 
| T89 | 
285382 | 
0 | 
0 | 
0 | 
| T205 | 
175978 | 
2848 | 
0 | 
0 | 
| T206 | 
180878 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
2847 | 
0 | 
0 | 
| T264 | 
0 | 
2849 | 
0 | 
0 | 
| T295 | 
405410 | 
0 | 
0 | 
0 | 
| T296 | 
113678 | 
0 | 
0 | 
0 | 
| T297 | 
328706 | 
0 | 
0 | 
0 | 
| T298 | 
835660 | 
0 | 
0 | 
0 | 
| T299 | 
246654 | 
0 | 
0 | 
0 | 
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
981530332 | 
962927610 | 
0 | 
0 | 
| T1 | 
84482 | 
84358 | 
0 | 
0 | 
| T2 | 
130614 | 
130498 | 
0 | 
0 | 
| T3 | 
152464 | 
152362 | 
0 | 
0 | 
| T4 | 
166782 | 
166658 | 
0 | 
0 | 
| T5 | 
204072 | 
203962 | 
0 | 
0 | 
| T7 | 
165516 | 
165392 | 
0 | 
0 | 
| T10 | 
220534 | 
220432 | 
0 | 
0 | 
| T13 | 
172874 | 
172764 | 
0 | 
0 | 
| T106 | 
174768 | 
174644 | 
0 | 
0 | 
| T107 | 
164396 | 
164294 | 
0 | 
0 | 
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
981530332 | 
962927610 | 
0 | 
0 | 
| T1 | 
84482 | 
84358 | 
0 | 
0 | 
| T2 | 
130614 | 
130498 | 
0 | 
0 | 
| T3 | 
152464 | 
152362 | 
0 | 
0 | 
| T4 | 
166782 | 
166658 | 
0 | 
0 | 
| T5 | 
204072 | 
203962 | 
0 | 
0 | 
| T7 | 
165516 | 
165392 | 
0 | 
0 | 
| T10 | 
220534 | 
220432 | 
0 | 
0 | 
| T13 | 
172874 | 
172764 | 
0 | 
0 | 
| T106 | 
174768 | 
174644 | 
0 | 
0 | 
| T107 | 
164396 | 
164294 | 
0 | 
0 | 
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
981530332 | 
8544 | 
0 | 
0 | 
| T76 | 
276148 | 
0 | 
0 | 
0 | 
| T88 | 
326398 | 
0 | 
0 | 
0 | 
| T89 | 
285382 | 
0 | 
0 | 
0 | 
| T205 | 
175978 | 
2848 | 
0 | 
0 | 
| T206 | 
180878 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
2847 | 
0 | 
0 | 
| T264 | 
0 | 
2849 | 
0 | 
0 | 
| T295 | 
405410 | 
0 | 
0 | 
0 | 
| T296 | 
113678 | 
0 | 
0 | 
0 | 
| T297 | 
328706 | 
0 | 
0 | 
0 | 
| T298 | 
835660 | 
0 | 
0 | 
0 | 
| T299 | 
246654 | 
0 | 
0 | 
0 | 
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
981530332 | 
0 | 
0 | 
0 | 
Priority_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
981530332 | 
8544 | 
0 | 
0 | 
| T76 | 
276148 | 
0 | 
0 | 
0 | 
| T88 | 
326398 | 
0 | 
0 | 
0 | 
| T89 | 
285382 | 
0 | 
0 | 
0 | 
| T205 | 
175978 | 
2848 | 
0 | 
0 | 
| T206 | 
180878 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
2847 | 
0 | 
0 | 
| T264 | 
0 | 
2849 | 
0 | 
0 | 
| T295 | 
405410 | 
0 | 
0 | 
0 | 
| T296 | 
113678 | 
0 | 
0 | 
0 | 
| T297 | 
328706 | 
0 | 
0 | 
0 | 
| T298 | 
835660 | 
0 | 
0 | 
0 | 
| T299 | 
246654 | 
0 | 
0 | 
0 | 
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
981530332 | 
8544 | 
0 | 
0 | 
| T76 | 
276148 | 
0 | 
0 | 
0 | 
| T88 | 
326398 | 
0 | 
0 | 
0 | 
| T89 | 
285382 | 
0 | 
0 | 
0 | 
| T205 | 
175978 | 
2848 | 
0 | 
0 | 
| T206 | 
180878 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
2847 | 
0 | 
0 | 
| T264 | 
0 | 
2849 | 
0 | 
0 | 
| T295 | 
405410 | 
0 | 
0 | 
0 | 
| T296 | 
113678 | 
0 | 
0 | 
0 | 
| T297 | 
328706 | 
0 | 
0 | 
0 | 
| T298 | 
835660 | 
0 | 
0 | 
0 | 
| T299 | 
246654 | 
0 | 
0 | 
0 | 
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
981530332 | 
8544 | 
0 | 
0 | 
| T76 | 
276148 | 
0 | 
0 | 
0 | 
| T88 | 
326398 | 
0 | 
0 | 
0 | 
| T89 | 
285382 | 
0 | 
0 | 
0 | 
| T205 | 
175978 | 
2848 | 
0 | 
0 | 
| T206 | 
180878 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
2847 | 
0 | 
0 | 
| T264 | 
0 | 
2849 | 
0 | 
0 | 
| T295 | 
405410 | 
0 | 
0 | 
0 | 
| T296 | 
113678 | 
0 | 
0 | 
0 | 
| T297 | 
328706 | 
0 | 
0 | 
0 | 
| T298 | 
835660 | 
0 | 
0 | 
0 | 
| T299 | 
246654 | 
0 | 
0 | 
0 | 
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
981530332 | 
8544 | 
0 | 
0 | 
| T76 | 
276148 | 
0 | 
0 | 
0 | 
| T88 | 
326398 | 
0 | 
0 | 
0 | 
| T89 | 
285382 | 
0 | 
0 | 
0 | 
| T205 | 
175978 | 
2848 | 
0 | 
0 | 
| T206 | 
180878 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
2847 | 
0 | 
0 | 
| T264 | 
0 | 
2849 | 
0 | 
0 | 
| T295 | 
405410 | 
0 | 
0 | 
0 | 
| T296 | 
113678 | 
0 | 
0 | 
0 | 
| T297 | 
328706 | 
0 | 
0 | 
0 | 
| T298 | 
835660 | 
0 | 
0 | 
0 | 
| T299 | 
246654 | 
0 | 
0 | 
0 | 
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
981530332 | 
962927610 | 
0 | 
0 | 
| T1 | 
84482 | 
84358 | 
0 | 
0 | 
| T2 | 
130614 | 
130498 | 
0 | 
0 | 
| T3 | 
152464 | 
152362 | 
0 | 
0 | 
| T4 | 
166782 | 
166658 | 
0 | 
0 | 
| T5 | 
204072 | 
203962 | 
0 | 
0 | 
| T7 | 
165516 | 
165392 | 
0 | 
0 | 
| T10 | 
220534 | 
220432 | 
0 | 
0 | 
| T13 | 
172874 | 
172764 | 
0 | 
0 | 
| T106 | 
174768 | 
174644 | 
0 | 
0 | 
| T107 | 
164396 | 
164294 | 
0 | 
0 | 
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
981530332 | 
8544 | 
0 | 
0 | 
| T76 | 
276148 | 
0 | 
0 | 
0 | 
| T88 | 
326398 | 
0 | 
0 | 
0 | 
| T89 | 
285382 | 
0 | 
0 | 
0 | 
| T205 | 
175978 | 
2848 | 
0 | 
0 | 
| T206 | 
180878 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
2847 | 
0 | 
0 | 
| T264 | 
0 | 
2849 | 
0 | 
0 | 
| T295 | 
405410 | 
0 | 
0 | 
0 | 
| T296 | 
113678 | 
0 | 
0 | 
0 | 
| T297 | 
328706 | 
0 | 
0 | 
0 | 
| T298 | 
835660 | 
0 | 
0 | 
0 | 
| T299 | 
246654 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 | 
| ALWAYS | 105 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 128 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 129 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 132 | 1 | 1 | 100.00 | 
84                                  // forward path
85         2/2                      assign req_tree[Pa]      = req_i[offset];
           Tests:       T205 T263 T264  | T205 T263 T264 
86                                  assign idx_tree[Pa]      = offset;
87         2/2                      assign data_tree[Pa]     = data_i[offset];
           Tests:       T205 T263 T264  | T205 T263 T264 
88                                  // backward (grant) path
89         2/2                      assign gnt_o[offset]     = gnt_tree[Pa];
           Tests:       T205 T263 T264  | T205 T263 T264 
90                      
91                                end else begin : gen_tie_off
92                                  // forward path
93                                  assign req_tree[Pa]  = '0;
94                                  assign idx_tree[Pa]  = '0;
95                                  assign data_tree[Pa] = '0;
96                                  logic unused_sigs;
97                                  assign unused_sigs = gnt_tree[Pa];
98                                end
99                              // this creates the node assignments
100                             end else begin : gen_nodes
101                               // forward path
102                               logic sel; // local helper variable
103                               always_comb begin : p_node
104                                 // this always gives priority to the left child
105        1/1                      sel = ~req_tree[C0];
           Tests:       T205 T263 T264 
106                                 // propagate requests
107        1/1                      req_tree[Pa]  = req_tree[C0] | req_tree[C1];
           Tests:       T205 T263 T264 
108                                 // data and index muxes
109        1/1                      idx_tree[Pa]  = (sel) ? idx_tree[C1]  : idx_tree[C0];
           Tests:       T205 T263 T264 
110        1/1                      data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0];
           Tests:       T205 T263 T264 
111                                 // propagate the grants back to the input
112        1/1                      gnt_tree[C0] = gnt_tree[Pa] & ~sel;
           Tests:       T205 T263 T264 
113        1/1                      gnt_tree[C1] = gnt_tree[Pa] &  sel;
           Tests:       T205 T263 T264 
114                               end
115                             end
116                           end : gen_level
117                         end : gen_tree
118                     
119                         // the results can be found at the tree root
120                         if (EnDataPort) begin : gen_data_port
121        1/1                assign data_o      = data_tree[0];
           Tests:       T205 T263 T264 
122                         end else begin : gen_no_dataport
123                           logic [DW-1:0] unused_data;
124                           assign unused_data = data_tree[0];
125                           assign data_o = '1;
126                         end
127                     
128        1/1              assign idx_o       = idx_tree[0];
           Tests:       T205 T263 T264 
129        1/1              assign valid_o     = req_tree[0];
           Tests:       T205 T263 T264 
130                     
131                         // this propagates a grant back to the input
132        1/1              assign gnt_tree[0] = valid_o & ready_i;
           Tests:       T205 T263 T264 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
 | Total | Covered | Percent | 
| Conditions | 15 | 13 | 86.67 | 
| Logical | 15 | 13 | 86.67 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       107
 EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
             ----------------------------------1----------------------------------   ----------------------------------2----------------------------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T205,T263,T264 | 
| 0 | 1 | Covered | T205,T263,T264 | 
| 1 | 0 | Not Covered |  | 
 LINE       109
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |                       
| 0 | Covered | T205,T263,T264 | 
| 1 | Covered | T205,T263,T264 | 
 LINE       110
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |                       
| 0 | Covered | T205,T263,T264 | 
| 1 | Covered | T205,T263,T264 | 
 LINE       112
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
             ----------------------------------1----------------------------------   -----------------------------2-----------------------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T205,T263,T264 | 
| 1 | 1 | Covered | T205,T263,T264 | 
 LINE       113
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
             ----------------------------------1----------------------------------   ---------------------------2--------------------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T205,T263,T264 | 
| 1 | 0 | Covered | T205,T263,T264 | 
| 1 | 1 | Covered | T205,T263,T264 | 
 LINE       132
 EXPRESSION (valid_o & ready_i)
             ---1---   ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T205,T263,T264 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
109 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
110 | 
2 | 
2 | 
100.00 | 
109                    idx_tree[Pa]  = (sel) ? idx_tree[C1]  : idx_tree[C0];
                                             -1-  
                                             ==>  
                                             ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T205,T263,T264 | 
| 0 | 
Covered | 
T205,T263,T264 | 
110                    data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0];
                                             -1-  
                                             ==>  
                                             ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T205,T263,T264 | 
| 0 | 
Covered | 
T205,T263,T264 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
481463805 | 
0 | 
0 | 
| T1 | 
42241 | 
42179 | 
0 | 
0 | 
| T2 | 
65307 | 
65249 | 
0 | 
0 | 
| T3 | 
76232 | 
76181 | 
0 | 
0 | 
| T4 | 
83391 | 
83329 | 
0 | 
0 | 
| T5 | 
102036 | 
101981 | 
0 | 
0 | 
| T7 | 
82758 | 
82696 | 
0 | 
0 | 
| T10 | 
110267 | 
110216 | 
0 | 
0 | 
| T13 | 
86437 | 
86382 | 
0 | 
0 | 
| T106 | 
87384 | 
87322 | 
0 | 
0 | 
| T107 | 
82198 | 
82147 | 
0 | 
0 | 
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1015 | 
1015 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T106 | 
1 | 
1 | 
0 | 
0 | 
| T107 | 
1 | 
1 | 
0 | 
0 | 
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
5353 | 
0 | 
0 | 
| T76 | 
138074 | 
0 | 
0 | 
0 | 
| T88 | 
163199 | 
0 | 
0 | 
0 | 
| T89 | 
142691 | 
0 | 
0 | 
0 | 
| T205 | 
87989 | 
1785 | 
0 | 
0 | 
| T206 | 
90439 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
1784 | 
0 | 
0 | 
| T264 | 
0 | 
1784 | 
0 | 
0 | 
| T295 | 
202705 | 
0 | 
0 | 
0 | 
| T296 | 
56839 | 
0 | 
0 | 
0 | 
| T297 | 
164353 | 
0 | 
0 | 
0 | 
| T298 | 
417830 | 
0 | 
0 | 
0 | 
| T299 | 
123327 | 
0 | 
0 | 
0 | 
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
5353 | 
0 | 
0 | 
| T76 | 
138074 | 
0 | 
0 | 
0 | 
| T88 | 
163199 | 
0 | 
0 | 
0 | 
| T89 | 
142691 | 
0 | 
0 | 
0 | 
| T205 | 
87989 | 
1785 | 
0 | 
0 | 
| T206 | 
90439 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
1784 | 
0 | 
0 | 
| T264 | 
0 | 
1784 | 
0 | 
0 | 
| T295 | 
202705 | 
0 | 
0 | 
0 | 
| T296 | 
56839 | 
0 | 
0 | 
0 | 
| T297 | 
164353 | 
0 | 
0 | 
0 | 
| T298 | 
417830 | 
0 | 
0 | 
0 | 
| T299 | 
123327 | 
0 | 
0 | 
0 | 
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
481463805 | 
0 | 
0 | 
| T1 | 
42241 | 
42179 | 
0 | 
0 | 
| T2 | 
65307 | 
65249 | 
0 | 
0 | 
| T3 | 
76232 | 
76181 | 
0 | 
0 | 
| T4 | 
83391 | 
83329 | 
0 | 
0 | 
| T5 | 
102036 | 
101981 | 
0 | 
0 | 
| T7 | 
82758 | 
82696 | 
0 | 
0 | 
| T10 | 
110267 | 
110216 | 
0 | 
0 | 
| T13 | 
86437 | 
86382 | 
0 | 
0 | 
| T106 | 
87384 | 
87322 | 
0 | 
0 | 
| T107 | 
82198 | 
82147 | 
0 | 
0 | 
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
481463805 | 
0 | 
0 | 
| T1 | 
42241 | 
42179 | 
0 | 
0 | 
| T2 | 
65307 | 
65249 | 
0 | 
0 | 
| T3 | 
76232 | 
76181 | 
0 | 
0 | 
| T4 | 
83391 | 
83329 | 
0 | 
0 | 
| T5 | 
102036 | 
101981 | 
0 | 
0 | 
| T7 | 
82758 | 
82696 | 
0 | 
0 | 
| T10 | 
110267 | 
110216 | 
0 | 
0 | 
| T13 | 
86437 | 
86382 | 
0 | 
0 | 
| T106 | 
87384 | 
87322 | 
0 | 
0 | 
| T107 | 
82198 | 
82147 | 
0 | 
0 | 
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
5353 | 
0 | 
0 | 
| T76 | 
138074 | 
0 | 
0 | 
0 | 
| T88 | 
163199 | 
0 | 
0 | 
0 | 
| T89 | 
142691 | 
0 | 
0 | 
0 | 
| T205 | 
87989 | 
1785 | 
0 | 
0 | 
| T206 | 
90439 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
1784 | 
0 | 
0 | 
| T264 | 
0 | 
1784 | 
0 | 
0 | 
| T295 | 
202705 | 
0 | 
0 | 
0 | 
| T296 | 
56839 | 
0 | 
0 | 
0 | 
| T297 | 
164353 | 
0 | 
0 | 
0 | 
| T298 | 
417830 | 
0 | 
0 | 
0 | 
| T299 | 
123327 | 
0 | 
0 | 
0 | 
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
0 | 
0 | 
0 | 
Priority_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
5353 | 
0 | 
0 | 
| T76 | 
138074 | 
0 | 
0 | 
0 | 
| T88 | 
163199 | 
0 | 
0 | 
0 | 
| T89 | 
142691 | 
0 | 
0 | 
0 | 
| T205 | 
87989 | 
1785 | 
0 | 
0 | 
| T206 | 
90439 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
1784 | 
0 | 
0 | 
| T264 | 
0 | 
1784 | 
0 | 
0 | 
| T295 | 
202705 | 
0 | 
0 | 
0 | 
| T296 | 
56839 | 
0 | 
0 | 
0 | 
| T297 | 
164353 | 
0 | 
0 | 
0 | 
| T298 | 
417830 | 
0 | 
0 | 
0 | 
| T299 | 
123327 | 
0 | 
0 | 
0 | 
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
5353 | 
0 | 
0 | 
| T76 | 
138074 | 
0 | 
0 | 
0 | 
| T88 | 
163199 | 
0 | 
0 | 
0 | 
| T89 | 
142691 | 
0 | 
0 | 
0 | 
| T205 | 
87989 | 
1785 | 
0 | 
0 | 
| T206 | 
90439 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
1784 | 
0 | 
0 | 
| T264 | 
0 | 
1784 | 
0 | 
0 | 
| T295 | 
202705 | 
0 | 
0 | 
0 | 
| T296 | 
56839 | 
0 | 
0 | 
0 | 
| T297 | 
164353 | 
0 | 
0 | 
0 | 
| T298 | 
417830 | 
0 | 
0 | 
0 | 
| T299 | 
123327 | 
0 | 
0 | 
0 | 
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
5353 | 
0 | 
0 | 
| T76 | 
138074 | 
0 | 
0 | 
0 | 
| T88 | 
163199 | 
0 | 
0 | 
0 | 
| T89 | 
142691 | 
0 | 
0 | 
0 | 
| T205 | 
87989 | 
1785 | 
0 | 
0 | 
| T206 | 
90439 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
1784 | 
0 | 
0 | 
| T264 | 
0 | 
1784 | 
0 | 
0 | 
| T295 | 
202705 | 
0 | 
0 | 
0 | 
| T296 | 
56839 | 
0 | 
0 | 
0 | 
| T297 | 
164353 | 
0 | 
0 | 
0 | 
| T298 | 
417830 | 
0 | 
0 | 
0 | 
| T299 | 
123327 | 
0 | 
0 | 
0 | 
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
5353 | 
0 | 
0 | 
| T76 | 
138074 | 
0 | 
0 | 
0 | 
| T88 | 
163199 | 
0 | 
0 | 
0 | 
| T89 | 
142691 | 
0 | 
0 | 
0 | 
| T205 | 
87989 | 
1785 | 
0 | 
0 | 
| T206 | 
90439 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
1784 | 
0 | 
0 | 
| T264 | 
0 | 
1784 | 
0 | 
0 | 
| T295 | 
202705 | 
0 | 
0 | 
0 | 
| T296 | 
56839 | 
0 | 
0 | 
0 | 
| T297 | 
164353 | 
0 | 
0 | 
0 | 
| T298 | 
417830 | 
0 | 
0 | 
0 | 
| T299 | 
123327 | 
0 | 
0 | 
0 | 
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
481463805 | 
0 | 
0 | 
| T1 | 
42241 | 
42179 | 
0 | 
0 | 
| T2 | 
65307 | 
65249 | 
0 | 
0 | 
| T3 | 
76232 | 
76181 | 
0 | 
0 | 
| T4 | 
83391 | 
83329 | 
0 | 
0 | 
| T5 | 
102036 | 
101981 | 
0 | 
0 | 
| T7 | 
82758 | 
82696 | 
0 | 
0 | 
| T10 | 
110267 | 
110216 | 
0 | 
0 | 
| T13 | 
86437 | 
86382 | 
0 | 
0 | 
| T106 | 
87384 | 
87322 | 
0 | 
0 | 
| T107 | 
82198 | 
82147 | 
0 | 
0 | 
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
5353 | 
0 | 
0 | 
| T76 | 
138074 | 
0 | 
0 | 
0 | 
| T88 | 
163199 | 
0 | 
0 | 
0 | 
| T89 | 
142691 | 
0 | 
0 | 
0 | 
| T205 | 
87989 | 
1785 | 
0 | 
0 | 
| T206 | 
90439 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
1784 | 
0 | 
0 | 
| T264 | 
0 | 
1784 | 
0 | 
0 | 
| T295 | 
202705 | 
0 | 
0 | 
0 | 
| T296 | 
56839 | 
0 | 
0 | 
0 | 
| T297 | 
164353 | 
0 | 
0 | 
0 | 
| T298 | 
417830 | 
0 | 
0 | 
0 | 
| T299 | 
123327 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 16 | 16 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 | 
| ALWAYS | 105 | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 128 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 129 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 132 | 1 | 1 | 100.00 | 
84                                  // forward path
85         2/2                      assign req_tree[Pa]      = req_i[offset];
           Tests:       T205 T263 T264  | T205 T263 T264 
86                                  assign idx_tree[Pa]      = offset;
87         2/2                      assign data_tree[Pa]     = data_i[offset];
           Tests:       T205 T263 T264  | T205 T263 T264 
88                                  // backward (grant) path
89         2/2                      assign gnt_o[offset]     = gnt_tree[Pa];
           Tests:       T205 T263 T264  | T205 T263 T264 
90                      
91                                end else begin : gen_tie_off
92                                  // forward path
93                                  assign req_tree[Pa]  = '0;
94                                  assign idx_tree[Pa]  = '0;
95                                  assign data_tree[Pa] = '0;
96                                  logic unused_sigs;
97                                  assign unused_sigs = gnt_tree[Pa];
98                                end
99                              // this creates the node assignments
100                             end else begin : gen_nodes
101                               // forward path
102                               logic sel; // local helper variable
103                               always_comb begin : p_node
104                                 // this always gives priority to the left child
105        1/1                      sel = ~req_tree[C0];
           Tests:       T205 T263 T264 
106                                 // propagate requests
107        1/1                      req_tree[Pa]  = req_tree[C0] | req_tree[C1];
           Tests:       T205 T263 T264 
108                                 // data and index muxes
109        1/1                      idx_tree[Pa]  = (sel) ? idx_tree[C1]  : idx_tree[C0];
           Tests:       T205 T263 T264 
110        1/1                      data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0];
           Tests:       T205 T263 T264 
111                                 // propagate the grants back to the input
112        1/1                      gnt_tree[C0] = gnt_tree[Pa] & ~sel;
           Tests:       T205 T263 T264 
113        1/1                      gnt_tree[C1] = gnt_tree[Pa] &  sel;
           Tests:       T205 T263 T264 
114                               end
115                             end
116                           end : gen_level
117                         end : gen_tree
118                     
119                         // the results can be found at the tree root
120                         if (EnDataPort) begin : gen_data_port
121        1/1                assign data_o      = data_tree[0];
           Tests:       T205 T263 T264 
122                         end else begin : gen_no_dataport
123                           logic [DW-1:0] unused_data;
124                           assign unused_data = data_tree[0];
125                           assign data_o = '1;
126                         end
127                     
128        1/1              assign idx_o       = idx_tree[0];
           Tests:       T205 T263 T264 
129        1/1              assign valid_o     = req_tree[0];
           Tests:       T205 T263 T264 
130                     
131                         // this propagates a grant back to the input
132        1/1              assign gnt_tree[0] = valid_o & ready_i;
           Tests:       T205 T263 T264 
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
 | Total | Covered | Percent | 
| Conditions | 15 | 13 | 86.67 | 
| Logical | 15 | 13 | 86.67 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       107
 EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
             ----------------------------------1----------------------------------   ----------------------------------2----------------------------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T205,T263,T264 | 
| 0 | 1 | Covered | T205,T263,T264 | 
| 1 | 0 | Not Covered |  | 
 LINE       109
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |                       
| 0 | Covered | T205,T263,T264 | 
| 1 | Covered | T205,T263,T264 | 
 LINE       110
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |                       
| 0 | Covered | T205,T263,T264 | 
| 1 | Covered | T205,T263,T264 | 
 LINE       112
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
             ----------------------------------1----------------------------------   -----------------------------2-----------------------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T205,T263,T264 | 
| 1 | 1 | Covered | T205,T263,T264 | 
 LINE       113
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
             ----------------------------------1----------------------------------   ---------------------------2--------------------------
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T205,T263,T264 | 
| 1 | 0 | Covered | T205,T263,T264 | 
| 1 | 1 | Covered | T205,T263,T264 | 
 LINE       132
 EXPRESSION (valid_o & ready_i)
             ---1---   ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T205,T263,T264 | 
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
4 | 
4 | 
100.00 | 
| TERNARY | 
109 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
110 | 
2 | 
2 | 
100.00 | 
109                    idx_tree[Pa]  = (sel) ? idx_tree[C1]  : idx_tree[C0];
                                             -1-  
                                             ==>  
                                             ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T205,T263,T264 | 
| 0 | 
Covered | 
T205,T263,T264 | 
110                    data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0];
                                             -1-  
                                             ==>  
                                             ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T205,T263,T264 | 
| 0 | 
Covered | 
T205,T263,T264 | 
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
481463805 | 
0 | 
0 | 
| T1 | 
42241 | 
42179 | 
0 | 
0 | 
| T2 | 
65307 | 
65249 | 
0 | 
0 | 
| T3 | 
76232 | 
76181 | 
0 | 
0 | 
| T4 | 
83391 | 
83329 | 
0 | 
0 | 
| T5 | 
102036 | 
101981 | 
0 | 
0 | 
| T7 | 
82758 | 
82696 | 
0 | 
0 | 
| T10 | 
110267 | 
110216 | 
0 | 
0 | 
| T13 | 
86437 | 
86382 | 
0 | 
0 | 
| T106 | 
87384 | 
87322 | 
0 | 
0 | 
| T107 | 
82198 | 
82147 | 
0 | 
0 | 
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1015 | 
1015 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
| T13 | 
1 | 
1 | 
0 | 
0 | 
| T106 | 
1 | 
1 | 
0 | 
0 | 
| T107 | 
1 | 
1 | 
0 | 
0 | 
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
3191 | 
0 | 
0 | 
| T76 | 
138074 | 
0 | 
0 | 
0 | 
| T88 | 
163199 | 
0 | 
0 | 
0 | 
| T89 | 
142691 | 
0 | 
0 | 
0 | 
| T205 | 
87989 | 
1063 | 
0 | 
0 | 
| T206 | 
90439 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
1063 | 
0 | 
0 | 
| T264 | 
0 | 
1065 | 
0 | 
0 | 
| T295 | 
202705 | 
0 | 
0 | 
0 | 
| T296 | 
56839 | 
0 | 
0 | 
0 | 
| T297 | 
164353 | 
0 | 
0 | 
0 | 
| T298 | 
417830 | 
0 | 
0 | 
0 | 
| T299 | 
123327 | 
0 | 
0 | 
0 | 
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
3191 | 
0 | 
0 | 
| T76 | 
138074 | 
0 | 
0 | 
0 | 
| T88 | 
163199 | 
0 | 
0 | 
0 | 
| T89 | 
142691 | 
0 | 
0 | 
0 | 
| T205 | 
87989 | 
1063 | 
0 | 
0 | 
| T206 | 
90439 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
1063 | 
0 | 
0 | 
| T264 | 
0 | 
1065 | 
0 | 
0 | 
| T295 | 
202705 | 
0 | 
0 | 
0 | 
| T296 | 
56839 | 
0 | 
0 | 
0 | 
| T297 | 
164353 | 
0 | 
0 | 
0 | 
| T298 | 
417830 | 
0 | 
0 | 
0 | 
| T299 | 
123327 | 
0 | 
0 | 
0 | 
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
481463805 | 
0 | 
0 | 
| T1 | 
42241 | 
42179 | 
0 | 
0 | 
| T2 | 
65307 | 
65249 | 
0 | 
0 | 
| T3 | 
76232 | 
76181 | 
0 | 
0 | 
| T4 | 
83391 | 
83329 | 
0 | 
0 | 
| T5 | 
102036 | 
101981 | 
0 | 
0 | 
| T7 | 
82758 | 
82696 | 
0 | 
0 | 
| T10 | 
110267 | 
110216 | 
0 | 
0 | 
| T13 | 
86437 | 
86382 | 
0 | 
0 | 
| T106 | 
87384 | 
87322 | 
0 | 
0 | 
| T107 | 
82198 | 
82147 | 
0 | 
0 | 
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
481463805 | 
0 | 
0 | 
| T1 | 
42241 | 
42179 | 
0 | 
0 | 
| T2 | 
65307 | 
65249 | 
0 | 
0 | 
| T3 | 
76232 | 
76181 | 
0 | 
0 | 
| T4 | 
83391 | 
83329 | 
0 | 
0 | 
| T5 | 
102036 | 
101981 | 
0 | 
0 | 
| T7 | 
82758 | 
82696 | 
0 | 
0 | 
| T10 | 
110267 | 
110216 | 
0 | 
0 | 
| T13 | 
86437 | 
86382 | 
0 | 
0 | 
| T106 | 
87384 | 
87322 | 
0 | 
0 | 
| T107 | 
82198 | 
82147 | 
0 | 
0 | 
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
3191 | 
0 | 
0 | 
| T76 | 
138074 | 
0 | 
0 | 
0 | 
| T88 | 
163199 | 
0 | 
0 | 
0 | 
| T89 | 
142691 | 
0 | 
0 | 
0 | 
| T205 | 
87989 | 
1063 | 
0 | 
0 | 
| T206 | 
90439 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
1063 | 
0 | 
0 | 
| T264 | 
0 | 
1065 | 
0 | 
0 | 
| T295 | 
202705 | 
0 | 
0 | 
0 | 
| T296 | 
56839 | 
0 | 
0 | 
0 | 
| T297 | 
164353 | 
0 | 
0 | 
0 | 
| T298 | 
417830 | 
0 | 
0 | 
0 | 
| T299 | 
123327 | 
0 | 
0 | 
0 | 
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
0 | 
0 | 
0 | 
Priority_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
3191 | 
0 | 
0 | 
| T76 | 
138074 | 
0 | 
0 | 
0 | 
| T88 | 
163199 | 
0 | 
0 | 
0 | 
| T89 | 
142691 | 
0 | 
0 | 
0 | 
| T205 | 
87989 | 
1063 | 
0 | 
0 | 
| T206 | 
90439 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
1063 | 
0 | 
0 | 
| T264 | 
0 | 
1065 | 
0 | 
0 | 
| T295 | 
202705 | 
0 | 
0 | 
0 | 
| T296 | 
56839 | 
0 | 
0 | 
0 | 
| T297 | 
164353 | 
0 | 
0 | 
0 | 
| T298 | 
417830 | 
0 | 
0 | 
0 | 
| T299 | 
123327 | 
0 | 
0 | 
0 | 
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
3191 | 
0 | 
0 | 
| T76 | 
138074 | 
0 | 
0 | 
0 | 
| T88 | 
163199 | 
0 | 
0 | 
0 | 
| T89 | 
142691 | 
0 | 
0 | 
0 | 
| T205 | 
87989 | 
1063 | 
0 | 
0 | 
| T206 | 
90439 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
1063 | 
0 | 
0 | 
| T264 | 
0 | 
1065 | 
0 | 
0 | 
| T295 | 
202705 | 
0 | 
0 | 
0 | 
| T296 | 
56839 | 
0 | 
0 | 
0 | 
| T297 | 
164353 | 
0 | 
0 | 
0 | 
| T298 | 
417830 | 
0 | 
0 | 
0 | 
| T299 | 
123327 | 
0 | 
0 | 
0 | 
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
3191 | 
0 | 
0 | 
| T76 | 
138074 | 
0 | 
0 | 
0 | 
| T88 | 
163199 | 
0 | 
0 | 
0 | 
| T89 | 
142691 | 
0 | 
0 | 
0 | 
| T205 | 
87989 | 
1063 | 
0 | 
0 | 
| T206 | 
90439 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
1063 | 
0 | 
0 | 
| T264 | 
0 | 
1065 | 
0 | 
0 | 
| T295 | 
202705 | 
0 | 
0 | 
0 | 
| T296 | 
56839 | 
0 | 
0 | 
0 | 
| T297 | 
164353 | 
0 | 
0 | 
0 | 
| T298 | 
417830 | 
0 | 
0 | 
0 | 
| T299 | 
123327 | 
0 | 
0 | 
0 | 
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
3191 | 
0 | 
0 | 
| T76 | 
138074 | 
0 | 
0 | 
0 | 
| T88 | 
163199 | 
0 | 
0 | 
0 | 
| T89 | 
142691 | 
0 | 
0 | 
0 | 
| T205 | 
87989 | 
1063 | 
0 | 
0 | 
| T206 | 
90439 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
1063 | 
0 | 
0 | 
| T264 | 
0 | 
1065 | 
0 | 
0 | 
| T295 | 
202705 | 
0 | 
0 | 
0 | 
| T296 | 
56839 | 
0 | 
0 | 
0 | 
| T297 | 
164353 | 
0 | 
0 | 
0 | 
| T298 | 
417830 | 
0 | 
0 | 
0 | 
| T299 | 
123327 | 
0 | 
0 | 
0 | 
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
481463805 | 
0 | 
0 | 
| T1 | 
42241 | 
42179 | 
0 | 
0 | 
| T2 | 
65307 | 
65249 | 
0 | 
0 | 
| T3 | 
76232 | 
76181 | 
0 | 
0 | 
| T4 | 
83391 | 
83329 | 
0 | 
0 | 
| T5 | 
102036 | 
101981 | 
0 | 
0 | 
| T7 | 
82758 | 
82696 | 
0 | 
0 | 
| T10 | 
110267 | 
110216 | 
0 | 
0 | 
| T13 | 
86437 | 
86382 | 
0 | 
0 | 
| T106 | 
87384 | 
87322 | 
0 | 
0 | 
| T107 | 
82198 | 
82147 | 
0 | 
0 | 
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
490765166 | 
3191 | 
0 | 
0 | 
| T76 | 
138074 | 
0 | 
0 | 
0 | 
| T88 | 
163199 | 
0 | 
0 | 
0 | 
| T89 | 
142691 | 
0 | 
0 | 
0 | 
| T205 | 
87989 | 
1063 | 
0 | 
0 | 
| T206 | 
90439 | 
0 | 
0 | 
0 | 
| T263 | 
0 | 
1063 | 
0 | 
0 | 
| T264 | 
0 | 
1065 | 
0 | 
0 | 
| T295 | 
202705 | 
0 | 
0 | 
0 | 
| T296 | 
56839 | 
0 | 
0 | 
0 | 
| T297 | 
164353 | 
0 | 
0 | 
0 | 
| T298 | 
417830 | 
0 | 
0 | 
0 | 
| T299 | 
123327 | 
0 | 
0 | 
0 |