Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : rv_timer
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspaces/repo/scratch/os_regression_2024_09_10/chip_earlgrey_asic-sim-vcs/default/sim-vcs/../src/lowrisc_ip_rv_timer_0.1/rtl/rv_timer.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_rv_timer 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_timer

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.94 92.47 89.34 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : rv_timer
TotalCoveredPercent
Totals 30 30 100.00
Total Bits 292 292 100.00
Total Bits 0->1 146 146 100.00
Total Bits 1->0 146 146 100.00

Ports 30 30 100.00
Port Bits 292 292 100.00
Port Bits 0->1 146 146 100.00
Port Bits 1->0 146 146 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T6,T37,T31 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T124,T236,T290 Yes T124,T236,T290 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T124,T236,T290 Yes T124,T236,T290 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[8:0] Yes Yes *T92,*T93,*T94 Yes T92,T93,T94 INPUT
tl_i.a_address[19:9] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[20] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:21] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T36,*T84,*T95 Yes T36,T84,T95 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T92,T93,T94 Yes T92,T93,T94 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T36,T95,T96 Yes T36,T95,T96 INPUT
tl_i.a_valid Yes Yes T124,T236,T72 Yes T124,T236,T72 INPUT
tl_o.a_ready Yes Yes T124,T236,T72 Yes T124,T236,T72 OUTPUT
tl_o.d_error Yes Yes T92,T97,T98 Yes T92,T97,T98 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T124,T290,T125 Yes T124,T290,T125 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T124,T236,T290 Yes T124,T236,T72 OUTPUT
tl_o.d_data[31:0] Yes Yes T124,T236,T290 Yes T124,T236,T72 OUTPUT
tl_o.d_sink Yes Yes T92,T97,T98 Yes T92,T97,T98 OUTPUT
tl_o.d_source[5:0] Yes Yes *T92,*T97,*T98 Yes T92,T93,T97 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T92,T93,T97 Yes T92,T93,T97 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T124,*T236,*T290 Yes T124,T236,T290 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T124,T236,T72 Yes T124,T236,T72 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T72,T101,T102 Yes T72,T101,T102 INPUT
alert_rx_i[0].ping_n Yes Yes T101,T102,T103 Yes T101,T102,T103 INPUT
alert_rx_i[0].ping_p Yes Yes T101,T102,T103 Yes T101,T102,T103 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T72,T101,T102 Yes T72,T101,T102 OUTPUT
intr_timer_expired_hart0_timer0_o Yes Yes T124,T125,T126 Yes T124,T125,T126 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%