Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.88 100.00 86.67 100.00 92.86


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.88 100.00 86.67 100.00 92.86


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 u_ibus_trans


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.88 100.00 86.67 100.00 92.86


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.88 100.00 86.67 100.00 92.86


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 u_dbus_trans


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_arbiter_fixed
Line No.TotalCoveredPercent
TOTAL1616100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN8911100.00
ALWAYS10566100.00
CONT_ASSIGN12111100.00
CONT_ASSIGN12811100.00
CONT_ASSIGN12911100.00
CONT_ASSIGN13211100.00

84 // forward path 85 2/2 assign req_tree[Pa] = req_i[offset]; Tests: T208 T209 T240  | T208 T209 T240  86 assign idx_tree[Pa] = offset; 87 2/2 assign data_tree[Pa] = data_i[offset]; Tests: T208 T209 T240  | T208 T209 T240  88 // backward (grant) path 89 2/2 assign gnt_o[offset] = gnt_tree[Pa]; Tests: T208 T209 T240  | T208 T209 T240  90 91 end else begin : gen_tie_off 92 // forward path 93 assign req_tree[Pa] = '0; 94 assign idx_tree[Pa] = '0; 95 assign data_tree[Pa] = '0; 96 logic unused_sigs; 97 assign unused_sigs = gnt_tree[Pa]; 98 end 99 // this creates the node assignments 100 end else begin : gen_nodes 101 // forward path 102 logic sel; // local helper variable 103 always_comb begin : p_node 104 // this always gives priority to the left child 105 1/1 sel = ~req_tree[C0]; Tests: T208 T209 T240  106 // propagate requests 107 1/1 req_tree[Pa] = req_tree[C0] | req_tree[C1]; Tests: T208 T209 T240  108 // data and index muxes 109 1/1 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; Tests: T208 T209 T240  110 1/1 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; Tests: T208 T209 T240  111 // propagate the grants back to the input 112 1/1 gnt_tree[C0] = gnt_tree[Pa] & ~sel; Tests: T208 T209 T240  113 1/1 gnt_tree[C1] = gnt_tree[Pa] & sel; Tests: T208 T209 T240  114 end 115 end 116 end : gen_level 117 end : gen_tree 118 119 // the results can be found at the tree root 120 if (EnDataPort) begin : gen_data_port 121 1/1 assign data_o = data_tree[0]; Tests: T208 T209 T240  122 end else begin : gen_no_dataport 123 logic [DW-1:0] unused_data; 124 assign unused_data = data_tree[0]; 125 assign data_o = '1; 126 end 127 128 1/1 assign idx_o = idx_tree[0]; Tests: T208 T209 T240  129 1/1 assign valid_o = req_tree[0]; Tests: T208 T209 T240  130 131 // this propagates a grant back to the input 132 1/1 assign gnt_tree[0] = valid_o & ready_i; Tests: T208 T209 T240 

Cond Coverage for Module : prim_arbiter_fixed
TotalCoveredPercent
Conditions151386.67
Logical151386.67
Non-Logical00
Event00

 LINE       107
 EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
             ----------------------------------1----------------------------------   ----------------------------------2----------------------------------
-1--2-StatusTests
00CoveredT208,T209,T240
01CoveredT208,T209,T240
10Not Covered

 LINE       109
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1-StatusTests
0CoveredT208,T209,T240
1CoveredT208,T209,T240

 LINE       110
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1-StatusTests
0CoveredT208,T209,T240
1CoveredT208,T209,T240

 LINE       112
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
             ----------------------------------1----------------------------------   -----------------------------2-----------------------------
-1--2-StatusTests
01Not Covered
10CoveredT208,T209,T240
11CoveredT208,T209,T240

 LINE       113
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
             ----------------------------------1----------------------------------   ---------------------------2--------------------------
-1--2-StatusTests
01CoveredT208,T209,T240
10CoveredT208,T209,T240
11CoveredT208,T209,T240

 LINE       132
 EXPRESSION (valid_o & ready_i)
             ---1---   ---2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT208,T209,T240

Branch Coverage for Module : prim_arbiter_fixed
Line No.TotalCoveredPercent
Branches 4 4 100.00
TERNARY 109 2 2 100.00
TERNARY 110 2 2 100.00


109 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T208,T209,T240
0 Covered T208,T209,T240


110 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T208,T209,T240
0 Covered T208,T209,T240


Assert Coverage for Module : prim_arbiter_fixed
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 14 14 100.00 13 92.86
Cover properties 0 0 0
Cover sequences 0 0 0
Total 14 14 100.00 13 92.86




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 985221334 969651516 0 0
CheckNGreaterZero_A 2028 2028 0 0
GntImpliesReady_A 985221334 8549 0 0
GntImpliesValid_A 985221334 8549 0 0
GrantKnown_A 985221334 969651516 0 0
IdxKnown_A 985221334 969651516 0 0
IndexIsCorrect_A 985221334 8549 0 0
NoReadyValidNoGrant_A 985221334 0 0 0
Priority_A 985221334 8549 0 0
ReadyAndValidImplyGrant_A 985221334 8549 0 0
ReqAndReadyImplyGrant_A 985221334 8549 0 0
ReqImpliesValid_A 985221334 8549 0 0
ValidKnown_A 985221334 969651516 0 0
gen_data_port_assertion.DataFlow_A 985221334 8549 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 985221334 969651516 0 0
T1 84528 84418 0 0
T2 129188 129086 0 0
T3 167412 167310 0 0
T4 177076 176974 0 0
T5 193520 193404 0 0
T6 218810 218700 0 0
T15 237700 237584 0 0
T33 186216 186100 0 0
T104 158798 158696 0 0
T105 146574 146472 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2028 2028 0 0
T1 2 2 0 0
T2 2 2 0 0
T3 2 2 0 0
T4 2 2 0 0
T5 2 2 0 0
T6 2 2 0 0
T15 2 2 0 0
T33 2 2 0 0
T104 2 2 0 0
T105 2 2 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 985221334 8549 0 0
T85 454210 0 0 0
T88 656778 0 0 0
T208 223122 2855 0 0
T209 0 2847 0 0
T240 0 2847 0 0
T283 1272988 0 0 0
T284 186070 0 0 0
T285 146102 0 0 0
T286 206280 0 0 0
T297 1116324 0 0 0
T366 166140 0 0 0
T406 158102 0 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 985221334 8549 0 0
T85 454210 0 0 0
T88 656778 0 0 0
T208 223122 2855 0 0
T209 0 2847 0 0
T240 0 2847 0 0
T283 1272988 0 0 0
T284 186070 0 0 0
T285 146102 0 0 0
T286 206280 0 0 0
T297 1116324 0 0 0
T366 166140 0 0 0
T406 158102 0 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 985221334 969651516 0 0
T1 84528 84418 0 0
T2 129188 129086 0 0
T3 167412 167310 0 0
T4 177076 176974 0 0
T5 193520 193404 0 0
T6 218810 218700 0 0
T15 237700 237584 0 0
T33 186216 186100 0 0
T104 158798 158696 0 0
T105 146574 146472 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 985221334 969651516 0 0
T1 84528 84418 0 0
T2 129188 129086 0 0
T3 167412 167310 0 0
T4 177076 176974 0 0
T5 193520 193404 0 0
T6 218810 218700 0 0
T15 237700 237584 0 0
T33 186216 186100 0 0
T104 158798 158696 0 0
T105 146574 146472 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 985221334 8549 0 0
T85 454210 0 0 0
T88 656778 0 0 0
T208 223122 2855 0 0
T209 0 2847 0 0
T240 0 2847 0 0
T283 1272988 0 0 0
T284 186070 0 0 0
T285 146102 0 0 0
T286 206280 0 0 0
T297 1116324 0 0 0
T366 166140 0 0 0
T406 158102 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 985221334 0 0 0

Priority_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 985221334 8549 0 0
T85 454210 0 0 0
T88 656778 0 0 0
T208 223122 2855 0 0
T209 0 2847 0 0
T240 0 2847 0 0
T283 1272988 0 0 0
T284 186070 0 0 0
T285 146102 0 0 0
T286 206280 0 0 0
T297 1116324 0 0 0
T366 166140 0 0 0
T406 158102 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 985221334 8549 0 0
T85 454210 0 0 0
T88 656778 0 0 0
T208 223122 2855 0 0
T209 0 2847 0 0
T240 0 2847 0 0
T283 1272988 0 0 0
T284 186070 0 0 0
T285 146102 0 0 0
T286 206280 0 0 0
T297 1116324 0 0 0
T366 166140 0 0 0
T406 158102 0 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 985221334 8549 0 0
T85 454210 0 0 0
T88 656778 0 0 0
T208 223122 2855 0 0
T209 0 2847 0 0
T240 0 2847 0 0
T283 1272988 0 0 0
T284 186070 0 0 0
T285 146102 0 0 0
T286 206280 0 0 0
T297 1116324 0 0 0
T366 166140 0 0 0
T406 158102 0 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 985221334 8549 0 0
T85 454210 0 0 0
T88 656778 0 0 0
T208 223122 2855 0 0
T209 0 2847 0 0
T240 0 2847 0 0
T283 1272988 0 0 0
T284 186070 0 0 0
T285 146102 0 0 0
T286 206280 0 0 0
T297 1116324 0 0 0
T366 166140 0 0 0
T406 158102 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 985221334 969651516 0 0
T1 84528 84418 0 0
T2 129188 129086 0 0
T3 167412 167310 0 0
T4 177076 176974 0 0
T5 193520 193404 0 0
T6 218810 218700 0 0
T15 237700 237584 0 0
T33 186216 186100 0 0
T104 158798 158696 0 0
T105 146574 146472 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 985221334 8549 0 0
T85 454210 0 0 0
T88 656778 0 0 0
T208 223122 2855 0 0
T209 0 2847 0 0
T240 0 2847 0 0
T283 1272988 0 0 0
T284 186070 0 0 0
T285 146102 0 0 0
T286 206280 0 0 0
T297 1116324 0 0 0
T366 166140 0 0 0
T406 158102 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
Line No.TotalCoveredPercent
TOTAL1616100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN8911100.00
ALWAYS10566100.00
CONT_ASSIGN12111100.00
CONT_ASSIGN12811100.00
CONT_ASSIGN12911100.00
CONT_ASSIGN13211100.00

84 // forward path 85 2/2 assign req_tree[Pa] = req_i[offset]; Tests: T208 T209 T240  | T208 T209 T240  86 assign idx_tree[Pa] = offset; 87 2/2 assign data_tree[Pa] = data_i[offset]; Tests: T208 T209 T240  | T208 T209 T240  88 // backward (grant) path 89 2/2 assign gnt_o[offset] = gnt_tree[Pa]; Tests: T208 T209 T240  | T208 T209 T240  90 91 end else begin : gen_tie_off 92 // forward path 93 assign req_tree[Pa] = '0; 94 assign idx_tree[Pa] = '0; 95 assign data_tree[Pa] = '0; 96 logic unused_sigs; 97 assign unused_sigs = gnt_tree[Pa]; 98 end 99 // this creates the node assignments 100 end else begin : gen_nodes 101 // forward path 102 logic sel; // local helper variable 103 always_comb begin : p_node 104 // this always gives priority to the left child 105 1/1 sel = ~req_tree[C0]; Tests: T208 T209 T240  106 // propagate requests 107 1/1 req_tree[Pa] = req_tree[C0] | req_tree[C1]; Tests: T208 T209 T240  108 // data and index muxes 109 1/1 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; Tests: T208 T209 T240  110 1/1 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; Tests: T208 T209 T240  111 // propagate the grants back to the input 112 1/1 gnt_tree[C0] = gnt_tree[Pa] & ~sel; Tests: T208 T209 T240  113 1/1 gnt_tree[C1] = gnt_tree[Pa] & sel; Tests: T208 T209 T240  114 end 115 end 116 end : gen_level 117 end : gen_tree 118 119 // the results can be found at the tree root 120 if (EnDataPort) begin : gen_data_port 121 1/1 assign data_o = data_tree[0]; Tests: T208 T209 T240  122 end else begin : gen_no_dataport 123 logic [DW-1:0] unused_data; 124 assign unused_data = data_tree[0]; 125 assign data_o = '1; 126 end 127 128 1/1 assign idx_o = idx_tree[0]; Tests: T208 T209 T240  129 1/1 assign valid_o = req_tree[0]; Tests: T208 T209 T240  130 131 // this propagates a grant back to the input 132 1/1 assign gnt_tree[0] = valid_o & ready_i; Tests: T208 T209 T240 

Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
TotalCoveredPercent
Conditions151386.67
Logical151386.67
Non-Logical00
Event00

 LINE       107
 EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
             ----------------------------------1----------------------------------   ----------------------------------2----------------------------------
-1--2-StatusTests
00CoveredT208,T209,T240
01CoveredT208,T209,T240
10Not Covered

 LINE       109
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1-StatusTests
0CoveredT208,T209,T240
1CoveredT208,T209,T240

 LINE       110
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1-StatusTests
0CoveredT208,T209,T240
1CoveredT208,T209,T240

 LINE       112
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
             ----------------------------------1----------------------------------   -----------------------------2-----------------------------
-1--2-StatusTests
01Not Covered
10CoveredT208,T209,T240
11CoveredT208,T209,T240

 LINE       113
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
             ----------------------------------1----------------------------------   ---------------------------2--------------------------
-1--2-StatusTests
01CoveredT208,T209,T240
10CoveredT208,T209,T240
11CoveredT208,T209,T240

 LINE       132
 EXPRESSION (valid_o & ready_i)
             ---1---   ---2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT208,T209,T240

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
Line No.TotalCoveredPercent
Branches 4 4 100.00
TERNARY 109 2 2 100.00
TERNARY 110 2 2 100.00


109 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T208,T209,T240
0 Covered T208,T209,T240


110 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T208,T209,T240
0 Covered T208,T209,T240


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 14 14 100.00 13 92.86
Cover properties 0 0 0
Cover sequences 0 0 0
Total 14 14 100.00 13 92.86




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 492610667 484825758 0 0
CheckNGreaterZero_A 1014 1014 0 0
GntImpliesReady_A 492610667 5360 0 0
GntImpliesValid_A 492610667 5360 0 0
GrantKnown_A 492610667 484825758 0 0
IdxKnown_A 492610667 484825758 0 0
IndexIsCorrect_A 492610667 5360 0 0
NoReadyValidNoGrant_A 492610667 0 0 0
Priority_A 492610667 5360 0 0
ReadyAndValidImplyGrant_A 492610667 5360 0 0
ReqAndReadyImplyGrant_A 492610667 5360 0 0
ReqImpliesValid_A 492610667 5360 0 0
ValidKnown_A 492610667 484825758 0 0
gen_data_port_assertion.DataFlow_A 492610667 5360 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 484825758 0 0
T1 42264 42209 0 0
T2 64594 64543 0 0
T3 83706 83655 0 0
T4 88538 88487 0 0
T5 96760 96702 0 0
T6 109405 109350 0 0
T15 118850 118792 0 0
T33 93108 93050 0 0
T104 79399 79348 0 0
T105 73287 73236 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1014 1014 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T15 1 1 0 0
T33 1 1 0 0
T104 1 1 0 0
T105 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 5360 0 0
T85 227105 0 0 0
T88 328389 0 0 0
T208 111561 1792 0 0
T209 0 1785 0 0
T240 0 1783 0 0
T283 636494 0 0 0
T284 93035 0 0 0
T285 73051 0 0 0
T286 103140 0 0 0
T297 558162 0 0 0
T366 83070 0 0 0
T406 79051 0 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 5360 0 0
T85 227105 0 0 0
T88 328389 0 0 0
T208 111561 1792 0 0
T209 0 1785 0 0
T240 0 1783 0 0
T283 636494 0 0 0
T284 93035 0 0 0
T285 73051 0 0 0
T286 103140 0 0 0
T297 558162 0 0 0
T366 83070 0 0 0
T406 79051 0 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 484825758 0 0
T1 42264 42209 0 0
T2 64594 64543 0 0
T3 83706 83655 0 0
T4 88538 88487 0 0
T5 96760 96702 0 0
T6 109405 109350 0 0
T15 118850 118792 0 0
T33 93108 93050 0 0
T104 79399 79348 0 0
T105 73287 73236 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 484825758 0 0
T1 42264 42209 0 0
T2 64594 64543 0 0
T3 83706 83655 0 0
T4 88538 88487 0 0
T5 96760 96702 0 0
T6 109405 109350 0 0
T15 118850 118792 0 0
T33 93108 93050 0 0
T104 79399 79348 0 0
T105 73287 73236 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 5360 0 0
T85 227105 0 0 0
T88 328389 0 0 0
T208 111561 1792 0 0
T209 0 1785 0 0
T240 0 1783 0 0
T283 636494 0 0 0
T284 93035 0 0 0
T285 73051 0 0 0
T286 103140 0 0 0
T297 558162 0 0 0
T366 83070 0 0 0
T406 79051 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 0 0 0

Priority_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 5360 0 0
T85 227105 0 0 0
T88 328389 0 0 0
T208 111561 1792 0 0
T209 0 1785 0 0
T240 0 1783 0 0
T283 636494 0 0 0
T284 93035 0 0 0
T285 73051 0 0 0
T286 103140 0 0 0
T297 558162 0 0 0
T366 83070 0 0 0
T406 79051 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 5360 0 0
T85 227105 0 0 0
T88 328389 0 0 0
T208 111561 1792 0 0
T209 0 1785 0 0
T240 0 1783 0 0
T283 636494 0 0 0
T284 93035 0 0 0
T285 73051 0 0 0
T286 103140 0 0 0
T297 558162 0 0 0
T366 83070 0 0 0
T406 79051 0 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 5360 0 0
T85 227105 0 0 0
T88 328389 0 0 0
T208 111561 1792 0 0
T209 0 1785 0 0
T240 0 1783 0 0
T283 636494 0 0 0
T284 93035 0 0 0
T285 73051 0 0 0
T286 103140 0 0 0
T297 558162 0 0 0
T366 83070 0 0 0
T406 79051 0 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 5360 0 0
T85 227105 0 0 0
T88 328389 0 0 0
T208 111561 1792 0 0
T209 0 1785 0 0
T240 0 1783 0 0
T283 636494 0 0 0
T284 93035 0 0 0
T285 73051 0 0 0
T286 103140 0 0 0
T297 558162 0 0 0
T366 83070 0 0 0
T406 79051 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 484825758 0 0
T1 42264 42209 0 0
T2 64594 64543 0 0
T3 83706 83655 0 0
T4 88538 88487 0 0
T5 96760 96702 0 0
T6 109405 109350 0 0
T15 118850 118792 0 0
T33 93108 93050 0 0
T104 79399 79348 0 0
T105 73287 73236 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 5360 0 0
T85 227105 0 0 0
T88 328389 0 0 0
T208 111561 1792 0 0
T209 0 1785 0 0
T240 0 1783 0 0
T283 636494 0 0 0
T284 93035 0 0 0
T285 73051 0 0 0
T286 103140 0 0 0
T297 558162 0 0 0
T366 83070 0 0 0
T406 79051 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
Line No.TotalCoveredPercent
TOTAL1616100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN8911100.00
ALWAYS10566100.00
CONT_ASSIGN12111100.00
CONT_ASSIGN12811100.00
CONT_ASSIGN12911100.00
CONT_ASSIGN13211100.00

84 // forward path 85 2/2 assign req_tree[Pa] = req_i[offset]; Tests: T208 T209 T240  | T208 T209 T240  86 assign idx_tree[Pa] = offset; 87 2/2 assign data_tree[Pa] = data_i[offset]; Tests: T208 T209 T240  | T208 T209 T240  88 // backward (grant) path 89 2/2 assign gnt_o[offset] = gnt_tree[Pa]; Tests: T208 T209 T240  | T208 T209 T240  90 91 end else begin : gen_tie_off 92 // forward path 93 assign req_tree[Pa] = '0; 94 assign idx_tree[Pa] = '0; 95 assign data_tree[Pa] = '0; 96 logic unused_sigs; 97 assign unused_sigs = gnt_tree[Pa]; 98 end 99 // this creates the node assignments 100 end else begin : gen_nodes 101 // forward path 102 logic sel; // local helper variable 103 always_comb begin : p_node 104 // this always gives priority to the left child 105 1/1 sel = ~req_tree[C0]; Tests: T208 T209 T240  106 // propagate requests 107 1/1 req_tree[Pa] = req_tree[C0] | req_tree[C1]; Tests: T208 T209 T240  108 // data and index muxes 109 1/1 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; Tests: T208 T209 T240  110 1/1 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; Tests: T208 T209 T240  111 // propagate the grants back to the input 112 1/1 gnt_tree[C0] = gnt_tree[Pa] & ~sel; Tests: T208 T209 T240  113 1/1 gnt_tree[C1] = gnt_tree[Pa] & sel; Tests: T208 T209 T240  114 end 115 end 116 end : gen_level 117 end : gen_tree 118 119 // the results can be found at the tree root 120 if (EnDataPort) begin : gen_data_port 121 1/1 assign data_o = data_tree[0]; Tests: T208 T209 T240  122 end else begin : gen_no_dataport 123 logic [DW-1:0] unused_data; 124 assign unused_data = data_tree[0]; 125 assign data_o = '1; 126 end 127 128 1/1 assign idx_o = idx_tree[0]; Tests: T208 T209 T240  129 1/1 assign valid_o = req_tree[0]; Tests: T208 T209 T240  130 131 // this propagates a grant back to the input 132 1/1 assign gnt_tree[0] = valid_o & ready_i; Tests: T208 T209 T240 

Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
TotalCoveredPercent
Conditions151386.67
Logical151386.67
Non-Logical00
Event00

 LINE       107
 EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
             ----------------------------------1----------------------------------   ----------------------------------2----------------------------------
-1--2-StatusTests
00CoveredT208,T209,T240
01CoveredT208,T209,T240
10Not Covered

 LINE       109
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1-StatusTests
0CoveredT208,T209,T240
1CoveredT208,T209,T240

 LINE       110
 EXPRESSION 
 Number  Term
      1  gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1-StatusTests
0CoveredT208,T209,T240
1CoveredT208,T209,T240

 LINE       112
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
             ----------------------------------1----------------------------------   -----------------------------2-----------------------------
-1--2-StatusTests
01Not Covered
10CoveredT208,T209,T240
11CoveredT208,T209,T240

 LINE       113
 EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
             ----------------------------------1----------------------------------   ---------------------------2--------------------------
-1--2-StatusTests
01CoveredT208,T209,T240
10CoveredT208,T209,T240
11CoveredT208,T209,T240

 LINE       132
 EXPRESSION (valid_o & ready_i)
             ---1---   ---2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT208,T209,T240

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
Line No.TotalCoveredPercent
Branches 4 4 100.00
TERNARY 109 2 2 100.00
TERNARY 110 2 2 100.00


109 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T208,T209,T240
0 Covered T208,T209,T240


110 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0]; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T208,T209,T240
0 Covered T208,T209,T240


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 14 14 100.00 13 92.86
Cover properties 0 0 0
Cover sequences 0 0 0
Total 14 14 100.00 13 92.86




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 492610667 484825758 0 0
CheckNGreaterZero_A 1014 1014 0 0
GntImpliesReady_A 492610667 3189 0 0
GntImpliesValid_A 492610667 3189 0 0
GrantKnown_A 492610667 484825758 0 0
IdxKnown_A 492610667 484825758 0 0
IndexIsCorrect_A 492610667 3189 0 0
NoReadyValidNoGrant_A 492610667 0 0 0
Priority_A 492610667 3189 0 0
ReadyAndValidImplyGrant_A 492610667 3189 0 0
ReqAndReadyImplyGrant_A 492610667 3189 0 0
ReqImpliesValid_A 492610667 3189 0 0
ValidKnown_A 492610667 484825758 0 0
gen_data_port_assertion.DataFlow_A 492610667 3189 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 484825758 0 0
T1 42264 42209 0 0
T2 64594 64543 0 0
T3 83706 83655 0 0
T4 88538 88487 0 0
T5 96760 96702 0 0
T6 109405 109350 0 0
T15 118850 118792 0 0
T33 93108 93050 0 0
T104 79399 79348 0 0
T105 73287 73236 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1014 1014 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T15 1 1 0 0
T33 1 1 0 0
T104 1 1 0 0
T105 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 3189 0 0
T85 227105 0 0 0
T88 328389 0 0 0
T208 111561 1063 0 0
T209 0 1062 0 0
T240 0 1064 0 0
T283 636494 0 0 0
T284 93035 0 0 0
T285 73051 0 0 0
T286 103140 0 0 0
T297 558162 0 0 0
T366 83070 0 0 0
T406 79051 0 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 3189 0 0
T85 227105 0 0 0
T88 328389 0 0 0
T208 111561 1063 0 0
T209 0 1062 0 0
T240 0 1064 0 0
T283 636494 0 0 0
T284 93035 0 0 0
T285 73051 0 0 0
T286 103140 0 0 0
T297 558162 0 0 0
T366 83070 0 0 0
T406 79051 0 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 484825758 0 0
T1 42264 42209 0 0
T2 64594 64543 0 0
T3 83706 83655 0 0
T4 88538 88487 0 0
T5 96760 96702 0 0
T6 109405 109350 0 0
T15 118850 118792 0 0
T33 93108 93050 0 0
T104 79399 79348 0 0
T105 73287 73236 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 484825758 0 0
T1 42264 42209 0 0
T2 64594 64543 0 0
T3 83706 83655 0 0
T4 88538 88487 0 0
T5 96760 96702 0 0
T6 109405 109350 0 0
T15 118850 118792 0 0
T33 93108 93050 0 0
T104 79399 79348 0 0
T105 73287 73236 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 3189 0 0
T85 227105 0 0 0
T88 328389 0 0 0
T208 111561 1063 0 0
T209 0 1062 0 0
T240 0 1064 0 0
T283 636494 0 0 0
T284 93035 0 0 0
T285 73051 0 0 0
T286 103140 0 0 0
T297 558162 0 0 0
T366 83070 0 0 0
T406 79051 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 0 0 0

Priority_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 3189 0 0
T85 227105 0 0 0
T88 328389 0 0 0
T208 111561 1063 0 0
T209 0 1062 0 0
T240 0 1064 0 0
T283 636494 0 0 0
T284 93035 0 0 0
T285 73051 0 0 0
T286 103140 0 0 0
T297 558162 0 0 0
T366 83070 0 0 0
T406 79051 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 3189 0 0
T85 227105 0 0 0
T88 328389 0 0 0
T208 111561 1063 0 0
T209 0 1062 0 0
T240 0 1064 0 0
T283 636494 0 0 0
T284 93035 0 0 0
T285 73051 0 0 0
T286 103140 0 0 0
T297 558162 0 0 0
T366 83070 0 0 0
T406 79051 0 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 3189 0 0
T85 227105 0 0 0
T88 328389 0 0 0
T208 111561 1063 0 0
T209 0 1062 0 0
T240 0 1064 0 0
T283 636494 0 0 0
T284 93035 0 0 0
T285 73051 0 0 0
T286 103140 0 0 0
T297 558162 0 0 0
T366 83070 0 0 0
T406 79051 0 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 3189 0 0
T85 227105 0 0 0
T88 328389 0 0 0
T208 111561 1063 0 0
T209 0 1062 0 0
T240 0 1064 0 0
T283 636494 0 0 0
T284 93035 0 0 0
T285 73051 0 0 0
T286 103140 0 0 0
T297 558162 0 0 0
T366 83070 0 0 0
T406 79051 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 484825758 0 0
T1 42264 42209 0 0
T2 64594 64543 0 0
T3 83706 83655 0 0
T4 88538 88487 0 0
T5 96760 96702 0 0
T6 109405 109350 0 0
T15 118850 118792 0 0
T33 93108 93050 0 0
T104 79399 79348 0 0
T105 73287 73236 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 492610667 3189 0 0
T85 227105 0 0 0
T88 328389 0 0 0
T208 111561 1063 0 0
T209 0 1062 0 0
T240 0 1064 0 0
T283 636494 0 0 0
T284 93035 0 0 0
T285 73051 0 0 0
T286 103140 0 0 0
T297 558162 0 0 0
T366 83070 0 0 0
T406 79051 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%