Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : gpio
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspaces/repo/scratch/os_regression_2024_09_23/chip_earlgrey_asic-sim-vcs/default/sim-vcs/../src/lowrisc_ip_gpio_0.1/rtl/gpio.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_gpio 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_gpio

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.94 92.47 89.34 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : gpio
TotalCoveredPercent
Totals 33 33 100.00
Total Bits 540 540 100.00
Total Bits 0->1 270 270 100.00
Total Bits 1->0 270 270 100.00

Ports 33 33 100.00
Port Bits 540 540 100.00
Port Bits 0->1 270 270 100.00
Port Bits 1->0 270 270 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T45,T39,T29 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T2,T3,T4 Yes T2,T3,T4 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T2,T3,T4 Yes T2,T3,T4 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[5:0] Yes Yes *T96,*T97,*T98 Yes T96,T97,T98 INPUT
tl_i.a_address[17:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[18] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:19] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T99,*T38,*T100 Yes T99,T38,T100 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T96,T97,T98 Yes T96,T97,T98 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T38,T101,T102 Yes T38,T101,T102 INPUT
tl_i.a_valid Yes Yes T2,T3,T4 Yes T2,T3,T4 INPUT
tl_o.a_ready Yes Yes T2,T3,T4 Yes T2,T3,T4 OUTPUT
tl_o.d_error Yes Yes T96,T98,T103 Yes T96,T98,T103 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T6,T27,T261 Yes T6,T27,T261 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T6,T27,T261 Yes T6,T25,T27 OUTPUT
tl_o.d_data[31:0] Yes Yes T6,T27,T261 Yes T6,T25,T27 OUTPUT
tl_o.d_sink Yes Yes T96,T98,T103 Yes T96,T98,T103 OUTPUT
tl_o.d_source[5:0] Yes Yes *T96,*T98,*T103 Yes T96,T97,T98 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T96,T98,T103 Yes T96,T97,T98 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T6,*T25,*T45 Yes T2,T3,T4 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T2,T3,T4 Yes T2,T3,T4 OUTPUT
intr_gpio_o[31:0] Yes Yes T27,T261,T43 Yes T27,T261,T43 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T80,T104,T199 Yes T80,T104,T199 INPUT
alert_rx_i[0].ping_n Yes Yes T104,T199,T105 Yes T104,T199,T105 INPUT
alert_rx_i[0].ping_p Yes Yes T104,T199,T105 Yes T104,T199,T105 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T80,T104,T199 Yes T80,T104,T199 OUTPUT
cio_gpio_i[31:0] Yes Yes T6,T27,T42 Yes T6,T27,T42 INPUT
cio_gpio_o[31:0] Yes Yes T27,T37,T42 Yes T25,T27,T37 OUTPUT
cio_gpio_en_o[31:0] Yes Yes T27,T43,T44 Yes T6,T25,T27 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%