| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_prim_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| prim_buf_trst_n | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| prim_buf_tms | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| prim_buf_tdi | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| prim_buf_tdo | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| prim_buf_tdo_oe | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| prim_buf_trst_n | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| prim_buf_tms | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| prim_buf_tdi | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| prim_buf_tdo | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| prim_buf_tdo_oe | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| prim_buf_trst_n | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| prim_buf_tms | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| prim_buf_tdi | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| prim_buf_tdo | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| prim_buf_tdo_oe | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_prim_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_secure_anchor_buf | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T2 T3 16 1/1 assign out_o = ~inv; Tests: T1 T2 T3
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T36 T29 T30 16 1/1 assign out_o = ~inv; Tests: T36 T29 T30
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T36 T29 T30 16 1/1 assign out_o = ~inv; Tests: T36 T29 T30
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T36 T29 T30 16 1/1 assign out_o = ~inv; Tests: T36 T29 T30
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T36 T29 T30 16 1/1 assign out_o = ~inv; Tests: T36 T29 T30
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T45 T29 T30 16 1/1 assign out_o = ~inv; Tests: T45 T29 T30
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T45 T29 T30 16 1/1 assign out_o = ~inv; Tests: T45 T29 T30
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T45 T29 T30 16 1/1 assign out_o = ~inv; Tests: T45 T29 T30
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T45 T29 T30 16 1/1 assign out_o = ~inv; Tests: T45 T29 T30
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T1 T3 T5 16 1/1 assign out_o = ~inv; Tests: T1 T3 T5
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T36 T29 T61 16 1/1 assign out_o = ~inv; Tests: T36 T29 T61
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T36 T29 T61 16 1/1 assign out_o = ~inv; Tests: T36 T29 T61
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T36 T29 T61 16 1/1 assign out_o = ~inv; Tests: T36 T29 T61
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T36 T29 T61 16 1/1 assign out_o = ~inv; Tests: T36 T29 T61
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T36 T29 T61 16 1/1 assign out_o = ~inv; Tests: T36 T29 T61
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T34 T91 T92 16 1/1 assign out_o = ~inv; Tests: T34 T91 T92
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T34 T91 T92 16 1/1 assign out_o = ~inv; Tests: T34 T91 T92
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T34 T91 T92 16 1/1 assign out_o = ~inv; Tests: T34 T91 T92
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T34 T91 T92 16 1/1 assign out_o = ~inv; Tests: T34 T91 T92
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T34 T91 T92 16 1/1 assign out_o = ~inv; Tests: T34 T91 T92
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T88 T89 T94 16 1/1 assign out_o = ~inv; Tests: T88 T89 T94
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T88 T89 T94 16 1/1 assign out_o = ~inv; Tests: T88 T89 T94
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T88 T89 T94 16 1/1 assign out_o = ~inv; Tests: T88 T89 T94
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T88 T89 T94 16 1/1 assign out_o = ~inv; Tests: T88 T89 T94
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T88 T89 T94 16 1/1 assign out_o = ~inv; Tests: T88 T89 T94
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T80 T186 T171 16 1/1 assign out_o = ~inv; Tests: T80 T186 T171
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T171 T178 T57 16 1/1 assign out_o = ~inv; Tests: T171 T178 T57
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T171 T77 T185 16 1/1 assign out_o = ~inv; Tests: T171 T77 T185
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T171 T173 T174 16 1/1 assign out_o = ~inv; Tests: T171 T173 T174
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T171 T178 T173 16 1/1 assign out_o = ~inv; Tests: T171 T178 T173
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T171 T173 T174 16 1/1 assign out_o = ~inv; Tests: T171 T173 T174
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T171 T173 T182 16 1/1 assign out_o = ~inv; Tests: T171 T173 T182
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T171 T173 T174 16 1/1 assign out_o = ~inv; Tests: T171 T173 T174
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T171 T178 T173 16 1/1 assign out_o = ~inv; Tests: T171 T178 T173
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T171 T173 T147 16 1/1 assign out_o = ~inv; Tests: T171 T173 T147
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T171 T173 T147 16 1/1 assign out_o = ~inv; Tests: T171 T173 T147
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T171 T173 T174 16 1/1 assign out_o = ~inv; Tests: T171 T173 T174
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 2 | 2 | 100.00 | |
| CONT_ASSIGN | 15 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 16 | 1 | 1 | 100.00 | 
14 logic [Width-1:0] inv; 15 1/1 assign inv = ~in_i; Tests: T171 T173 T174 16 1/1 assign out_o = ~inv; Tests: T171 T173 T174
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |