Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation | 
| tl_i.d_ready | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_user.data_intg[6:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_user.cmd_intg[6:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_user.instr_type[3:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_user.rsvd[4:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_data[31:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_mask[3:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_address[9:0] | 
Yes | 
Yes | 
*T91,*T92,*T93 | 
Yes | 
T91,T92,T93 | 
INPUT | 
 | 
| tl_i.a_address[18:10] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_address[19] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_address[21:20] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_address[22] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_address[29:23] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_address[30] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_address[31] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_source[5:0] | 
Yes | 
Yes | 
*T35,*T94,*T40 | 
Yes | 
T35,T94,T40 | 
INPUT | 
 | 
| tl_i.a_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_size[1:0] | 
Yes | 
Yes | 
T91,T92,T93 | 
Yes | 
T91,T92,T93 | 
INPUT | 
 | 
| tl_i.a_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_opcode[2:0] | 
Yes | 
Yes | 
T40,T95,T96 | 
Yes | 
T40,T95,T96 | 
INPUT | 
 | 
| tl_i.a_valid | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_o.a_ready | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| tl_o.d_error | 
Yes | 
Yes | 
T92,T98,T162 | 
Yes | 
T92,T98,T162 | 
OUTPUT | 
 | 
| tl_o.d_user.data_intg[6:0] | 
Yes | 
Yes | 
T91,T92,T97 | 
Yes | 
T91,T92,T97 | 
OUTPUT | 
 | 
| tl_o.d_user.rsp_intg[6:0] | 
Yes | 
Yes | 
T8,T25,T46 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| tl_o.d_data[31:0] | 
Yes | 
Yes | 
T8,T25,T46 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| tl_o.d_sink | 
Yes | 
Yes | 
T91,T92,T97 | 
Yes | 
T91,T92,T97 | 
OUTPUT | 
 | 
| tl_o.d_source[5:0] | 
Yes | 
Yes | 
*T92,*T97,*T98 | 
Yes | 
T91,T92,T97 | 
OUTPUT | 
 | 
| tl_o.d_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 | 
| tl_o.d_size[1:0] | 
Yes | 
Yes | 
T91,T92,T97 | 
Yes | 
T91,T92,T97 | 
OUTPUT | 
 | 
| tl_o.d_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 | 
| tl_o.d_opcode[0] | 
Yes | 
Yes | 
*T92,*T97,*T98 | 
Yes | 
T91,T92,T97 | 
OUTPUT | 
 | 
| tl_o.d_opcode[2:1] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 | 
| tl_o.d_valid | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| ast_init_done_o[3:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T8,T25,T46 | 
OUTPUT | 
 | 
| clk_ast_adc_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| rst_ast_adc_ni | 
Yes | 
Yes | 
T46,T33,T34 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| clk_ast_alert_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| rst_ast_alert_ni | 
Yes | 
Yes | 
T8,T25,T46 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| clk_ast_es_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| rst_ast_es_ni | 
Yes | 
Yes | 
T8,T25,T46 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| clk_ast_rng_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| rst_ast_rng_ni | 
Yes | 
Yes | 
T8,T25,T46 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| clk_ast_tlul_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| rst_ast_tlul_ni | 
Yes | 
Yes | 
T8,T25,T46 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| clk_ast_usb_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| rst_ast_usb_ni | 
Yes | 
Yes | 
T8,T25,T46 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| clk_ast_ext_i | 
Yes | 
Yes | 
T33,T34,T129 | 
Yes | 
T33,T34,T129 | 
INPUT | 
 | 
| por_ni | 
Yes | 
Yes | 
T33,T34,T41 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_usb_peri | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_io_peri | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_io_div2_peri | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_io_div4_peri | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_io_div4_timers | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_main_secure | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_io_div4_secure | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_io_div2_infra | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_io_infra | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_usb_infra | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_main_infra | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_io_div4_infra | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_main_otbn | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_main_kmac | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_main_hmac | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_main_aes | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_aon_timers | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_aon_peri | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_aon_secure | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_io_div2_powerup | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_usb_powerup | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_io_powerup | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_main_powerup | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_aon_powerup | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_clks_i.clk_io_div4_powerup | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_i2c2_n[0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| sns_rsts_i.rst_i2c2_n[1] | 
Yes | 
Yes | 
T8,T25,T46 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_i2c1_n[0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| sns_rsts_i.rst_i2c1_n[1] | 
Yes | 
Yes | 
T8,T25,T46 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_i2c0_n[0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| sns_rsts_i.rst_i2c0_n[1] | 
Yes | 
Yes | 
T8,T25,T46 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_usb_aon_n[0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| sns_rsts_i.rst_usb_aon_n[1] | 
Yes | 
Yes | 
T8,T25,T46 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_usb_n[0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| sns_rsts_i.rst_usb_n[1] | 
Yes | 
Yes | 
T8,T25,T46 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_spi_host1_n[0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| sns_rsts_i.rst_spi_host1_n[1] | 
Yes | 
Yes | 
T8,T25,T46 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_spi_host0_n[0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| sns_rsts_i.rst_spi_host0_n[1] | 
Yes | 
Yes | 
T8,T25,T46 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_spi_device_n[0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| sns_rsts_i.rst_spi_device_n[1] | 
Yes | 
Yes | 
T8,T25,T46 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_sys_io_div4_n[0] | 
Yes | 
Yes | 
*T46,*T33,*T34 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_sys_io_div4_n[1] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| sns_rsts_i.rst_sys_n[0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| sns_rsts_i.rst_sys_n[1] | 
Yes | 
Yes | 
T8,T25,T46 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_lc_usb_n[1:0] | 
Yes | 
Yes | 
T46,T33,T34 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_lc_io_div4_n[1:0] | 
Yes | 
Yes | 
T46,T33,T34 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_lc_io_div4_shadowed_n[1:0] | 
Yes | 
Yes | 
T46,T33,T34 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_lc_io_div2_n[1:0] | 
Yes | 
Yes | 
T46,T33,T34 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_lc_io_n[1:0] | 
Yes | 
Yes | 
T46,T33,T34 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_lc_aon_n[0] | 
Yes | 
Yes | 
*T46,*T33,*T34 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_lc_aon_n[1] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| sns_rsts_i.rst_lc_n[1:0] | 
Yes | 
Yes | 
T46,T33,T34 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_lc_shadowed_n[1:0] | 
Yes | 
Yes | 
T46,T33,T34 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_por_usb_n[0] | 
Yes | 
Yes | 
*T33,*T34,*T41 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_por_usb_n[1] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| sns_rsts_i.rst_por_io_div4_n[0] | 
Yes | 
Yes | 
*T33,*T34,*T41 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_por_io_div4_n[1] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| sns_rsts_i.rst_por_io_div2_n[0] | 
Yes | 
Yes | 
*T33,*T34,*T41 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_por_io_div2_n[1] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| sns_rsts_i.rst_por_io_n[0] | 
Yes | 
Yes | 
*T33,*T34,*T41 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_por_io_n[1] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| sns_rsts_i.rst_por_n[0] | 
Yes | 
Yes | 
*T33,*T34,*T41 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_rsts_i.rst_por_n[1] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| sns_rsts_i.rst_por_aon_n[1:0] | 
Yes | 
Yes | 
T33,T34,T41 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| sns_spi_ext_clk_i | 
Yes | 
Yes | 
T7,T15,T12 | 
Yes | 
T8,T7,T15 | 
INPUT | 
 | 
| vcc_supp_i | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| vcaon_supp_i | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| vcmain_supp_i | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| vioa_supp_i | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| viob_supp_i | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| ast_pwst_o.io_pok[1:0] | 
Yes | 
Yes | 
T163,T179,T180 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| ast_pwst_o.main_pok | 
Yes | 
Yes | 
T25,T33,T34 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| ast_pwst_o.vcc_pok | 
No | 
No | 
 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| ast_pwst_o.aon_pok | 
Yes | 
Yes | 
T33,T34,T41 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| ast_pwst_h_o.io_pok[1:0] | 
Yes | 
Yes | 
T163,T179,T180 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| ast_pwst_h_o.main_pok | 
Yes | 
Yes | 
T25,T33,T34 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| ast_pwst_h_o.vcc_pok | 
No | 
No | 
 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| ast_pwst_h_o.aon_pok | 
Yes | 
Yes | 
T33,T34,T41 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| main_pd_ni | 
Yes | 
Yes | 
T25,T38,T155 | 
Yes | 
T25,T38,T155 | 
INPUT | 
 | 
| main_env_iso_en_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T25,T33,T34 | 
INPUT | 
 | 
| flash_power_down_h_o | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T25,T38,T155 | 
OUTPUT | 
 | 
| flash_power_ready_h_o | 
No | 
No | 
 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| otp_power_seq_i[1:0] | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| otp_power_seq_h_o[0] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
 | 
| otp_power_seq_h_o[1] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T25,T38,T155 | 
OUTPUT | 
 | 
| clk_src_sys_en_i | 
Yes | 
Yes | 
T8,T6,T25 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| clk_src_sys_jen_i[3:0] | 
Yes | 
Yes | 
T146,T147,T148 | 
Yes | 
T149,T143,T150 | 
INPUT | 
 | 
| clk_src_sys_o | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| clk_src_sys_val_o | 
Yes | 
Yes | 
T8,T6,T25 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| clk_src_aon_o | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| clk_src_aon_val_o | 
Yes | 
Yes | 
T129,T163,T131 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| clk_src_io_en_i | 
Yes | 
Yes | 
T8,T6,T25 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| clk_src_io_o | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| clk_src_io_val_o | 
Yes | 
Yes | 
T8,T6,T25 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| clk_src_io_48m_o[3:0] | 
Yes | 
Yes | 
T33,T34,T129 | 
Yes | 
T33,T34,T151 | 
OUTPUT | 
 | 
| usb_ref_pulse_i | 
Yes | 
Yes | 
T10,T20,T42 | 
Yes | 
T10,T20,T42 | 
INPUT | 
 | 
| usb_ref_val_i | 
Yes | 
Yes | 
T10,T20,T42 | 
Yes | 
T10,T20,T42 | 
INPUT | 
 | 
| clk_src_usb_en_i | 
Yes | 
Yes | 
T8,T6,T25 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| clk_src_usb_o | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| clk_src_usb_val_o | 
Yes | 
Yes | 
T8,T6,T25 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| usb_io_pu_cal_o[19:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 | 
| adc_pd_i | 
Yes | 
Yes | 
T139,T73,T69 | 
Yes | 
T139,T73,T69 | 
INPUT | 
 | 
| adc_a0_ai | 
No | 
No | 
 | 
Yes | 
T8,T26,T21 | 
INPUT | 
 | 
| adc_a1_ai | 
No | 
No | 
 | 
Yes | 
T8,T26,T21 | 
INPUT | 
 | 
| adc_chnsel_i[1:0] | 
Yes | 
Yes | 
T139,T73,T69 | 
Yes | 
T139,T73,T69 | 
INPUT | 
 | 
| adc_d_o[9:0] | 
Yes | 
Yes | 
T139,T73,T74 | 
Yes | 
T139,T73,T74 | 
OUTPUT | 
 | 
| adc_d_val_o | 
Yes | 
Yes | 
T139,T73,T69 | 
Yes | 
T139,T73,T69 | 
OUTPUT | 
 | 
| rng_en_i | 
Yes | 
Yes | 
T8,T25,T46 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| rng_fips_i | 
Yes | 
Yes | 
T156,T157,T158 | 
Yes | 
T159,T160,T161 | 
INPUT | 
 | 
| rng_val_o | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| rng_b_o[3:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| entropy_rsp_i.edn_bus[31:0] | 
Yes | 
Yes | 
T102,T25,T30 | 
Yes | 
T2,T3,T4 | 
INPUT | 
 | 
| entropy_rsp_i.edn_fips | 
Yes | 
Yes | 
T140,T141,T142 | 
Yes | 
T143,T144,T145 | 
INPUT | 
 | 
| entropy_rsp_i.edn_ack | 
Yes | 
Yes | 
T2,T3,T4 | 
Yes | 
T2,T3,T4 | 
INPUT | 
 | 
| entropy_req_o.edn_req | 
Yes | 
Yes | 
T2,T3,T4 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| alert_rsp_i.alerts_trig[0].n | 
Yes | 
Yes | 
T164,T73,T165 | 
Yes | 
T164,T73,T165 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[0].p | 
Yes | 
Yes | 
T164,T73,T165 | 
Yes | 
T164,T73,T165 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[1].n | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[1].p | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[2].n | 
Yes | 
Yes | 
T164,T166,T167 | 
Yes | 
T164,T166,T167 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[2].p | 
Yes | 
Yes | 
T164,T166,T167 | 
Yes | 
T164,T166,T167 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[3].n | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[3].p | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[4].n | 
Yes | 
Yes | 
T164,T166,T167 | 
Yes | 
T164,T166,T167 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[4].p | 
Yes | 
Yes | 
T164,T166,T167 | 
Yes | 
T164,T166,T167 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[5].n | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[5].p | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[6].n | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[6].p | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[7].n | 
Yes | 
Yes | 
T164,T140,T167 | 
Yes | 
T164,T140,T167 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[7].p | 
Yes | 
Yes | 
T164,T140,T167 | 
Yes | 
T164,T140,T167 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[8].n | 
Yes | 
Yes | 
T164,T140,T167 | 
Yes | 
T164,T140,T167 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[8].p | 
Yes | 
Yes | 
T164,T140,T167 | 
Yes | 
T164,T140,T167 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[9].n | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[9].p | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[10].n | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_trig[10].p | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[0].n | 
Yes | 
Yes | 
T164,T73,T165 | 
Yes | 
T164,T73,T165 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[0].p | 
Yes | 
Yes | 
T164,T73,T165 | 
Yes | 
T164,T73,T165 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[1].n | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[1].p | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[2].n | 
Yes | 
Yes | 
T164,T166,T167 | 
Yes | 
T164,T166,T167 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[2].p | 
Yes | 
Yes | 
T164,T166,T167 | 
Yes | 
T164,T166,T167 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[3].n | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[3].p | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[4].n | 
Yes | 
Yes | 
T164,T166,T167 | 
Yes | 
T164,T166,T167 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[4].p | 
Yes | 
Yes | 
T164,T166,T167 | 
Yes | 
T164,T166,T167 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[5].n | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[5].p | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[6].n | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[6].p | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[7].n | 
Yes | 
Yes | 
T164,T140,T167 | 
Yes | 
T164,T140,T167 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[7].p | 
Yes | 
Yes | 
T164,T140,T167 | 
Yes | 
T164,T140,T167 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[8].n | 
Yes | 
Yes | 
T164,T140,T167 | 
Yes | 
T164,T140,T167 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[8].p | 
Yes | 
Yes | 
T164,T140,T167 | 
Yes | 
T164,T140,T167 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[9].n | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[9].p | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[10].n | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_rsp_i.alerts_ack[10].p | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T164,T167,T168 | 
INPUT | 
 | 
| alert_req_o.alerts[0].n | 
Yes | 
Yes | 
T164,T73,T165 | 
Yes | 
T73,T165,T166 | 
OUTPUT | 
 | 
| alert_req_o.alerts[0].p | 
Yes | 
Yes | 
T73,T165,T166 | 
Yes | 
T164,T73,T165 | 
OUTPUT | 
 | 
| alert_req_o.alerts[1].n | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T169,T170,T171 | 
OUTPUT | 
 | 
| alert_req_o.alerts[1].p | 
Yes | 
Yes | 
T169,T170,T171 | 
Yes | 
T164,T167,T168 | 
OUTPUT | 
 | 
| alert_req_o.alerts[2].n | 
Yes | 
Yes | 
T164,T166,T167 | 
Yes | 
T166,T172,T173 | 
OUTPUT | 
 | 
| alert_req_o.alerts[2].p | 
Yes | 
Yes | 
T166,T172,T173 | 
Yes | 
T164,T166,T167 | 
OUTPUT | 
 | 
| alert_req_o.alerts[3].n | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T169,T174,T171 | 
OUTPUT | 
 | 
| alert_req_o.alerts[3].p | 
Yes | 
Yes | 
T169,T174,T171 | 
Yes | 
T164,T167,T168 | 
OUTPUT | 
 | 
| alert_req_o.alerts[4].n | 
Yes | 
Yes | 
T164,T166,T167 | 
Yes | 
T166,T175,T172 | 
OUTPUT | 
 | 
| alert_req_o.alerts[4].p | 
Yes | 
Yes | 
T166,T175,T172 | 
Yes | 
T164,T166,T167 | 
OUTPUT | 
 | 
| alert_req_o.alerts[5].n | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T169,T176,T170 | 
OUTPUT | 
 | 
| alert_req_o.alerts[5].p | 
Yes | 
Yes | 
T169,T176,T170 | 
Yes | 
T164,T167,T168 | 
OUTPUT | 
 | 
| alert_req_o.alerts[6].n | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T177,T176,T170 | 
OUTPUT | 
 | 
| alert_req_o.alerts[6].p | 
Yes | 
Yes | 
T177,T176,T170 | 
Yes | 
T164,T167,T168 | 
OUTPUT | 
 | 
| alert_req_o.alerts[7].n | 
Yes | 
Yes | 
T164,T140,T167 | 
Yes | 
T140,T142,T178 | 
OUTPUT | 
 | 
| alert_req_o.alerts[7].p | 
Yes | 
Yes | 
T140,T142,T178 | 
Yes | 
T164,T140,T167 | 
OUTPUT | 
 | 
| alert_req_o.alerts[8].n | 
Yes | 
Yes | 
T164,T140,T167 | 
Yes | 
T140,T142,T178 | 
OUTPUT | 
 | 
| alert_req_o.alerts[8].p | 
Yes | 
Yes | 
T140,T142,T178 | 
Yes | 
T164,T140,T167 | 
OUTPUT | 
 | 
| alert_req_o.alerts[9].n | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T176,T170 | 
OUTPUT | 
 | 
| alert_req_o.alerts[9].p | 
Yes | 
Yes | 
T176,T170 | 
Yes | 
T164,T167,T168 | 
OUTPUT | 
 | 
| alert_req_o.alerts[10].n | 
Yes | 
Yes | 
T164,T167,T168 | 
Yes | 
T169,T176,T170 | 
OUTPUT | 
 | 
| alert_req_o.alerts[10].p | 
Yes | 
Yes | 
T169,T176,T170 | 
Yes | 
T164,T167,T168 | 
OUTPUT | 
 | 
| dft_strap_test_i.straps[1:0] | 
No | 
No | 
 | 
Yes | 
T37,T83,T84 | 
INPUT | 
 | 
| dft_strap_test_i.valid | 
Yes | 
Yes | 
T46,T47,T41 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| lc_dft_en_i[3:0] | 
Yes | 
Yes | 
T46,T47,T41 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| fla_obs_i[7:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| otp_obs_i[7:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| otm_obs_i[7:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| usb_obs_i | 
Yes | 
Yes | 
T4,T9,T10 | 
Yes | 
T4,T9,T10 | 
INPUT | 
 | 
| obs_ctrl_o.obmen[3:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | 
| obs_ctrl_o.obmsl[3:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | 
| obs_ctrl_o.obgsl[3:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | 
| padmux2ast_i[7:0] | 
Yes | 
Yes | 
T6,T30,T29 | 
Yes | 
T6,T30,T29 | 
INPUT | 
 | 
| ast2padmux_o[8:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 | 
| mux_iob_sel_o[3:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 | 
| ast2pad_t0_ao | 
Yes | 
Yes | 
T6,T29,T69 | 
Yes | 
T8,T6,T29 | 
OUTPUT | 
 | 
| ast2pad_t1_ao | 
Yes | 
Yes | 
T6,T29,T43 | 
Yes | 
T6,T29,T43 | 
OUTPUT | 
 | 
| ext_freq_is_96m_i[3:0] | 
Yes | 
Yes | 
T46,T33,T34 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| all_clk_byp_req_i[3:0] | 
Yes | 
Yes | 
T129,T131,T152 | 
Yes | 
T152,T153,T154 | 
INPUT | 
 | 
| all_clk_byp_ack_o[3:0] | 
Yes | 
Yes | 
T129,T131,T152 | 
Yes | 
T152,T153,T154 | 
OUTPUT | 
 | 
| io_clk_byp_req_i[3:0] | 
Yes | 
Yes | 
T33,T34,T81 | 
Yes | 
T33,T34,T151 | 
INPUT | 
 | 
| io_clk_byp_ack_o[3:0] | 
Yes | 
Yes | 
T33,T34,T81 | 
Yes | 
T33,T34,T151 | 
OUTPUT | 
 | 
| flash_bist_en_o[3:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 | 
| dpram_rmf_o.marg_b[3:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| dpram_rmf_o.marg_en_b[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| dpram_rmf_o.test_b | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
 | 
| dpram_rmf_o.marg_a[3:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| dpram_rmf_o.marg_en_a[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| dpram_rmf_o.test_a | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
 | 
| dpram_rml_o.marg_b[3:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| dpram_rml_o.marg_en_b[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| dpram_rml_o.test_b | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
 | 
| dpram_rml_o.marg_a[3:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| dpram_rml_o.marg_en_a[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| dpram_rml_o.test_a | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
 | 
| spram_rm_o.marg[3:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| spram_rm_o.marg_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| spram_rm_o.test | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
 | 
| sprgf_rm_o.marg[3:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| sprgf_rm_o.marg_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| sprgf_rm_o.test | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
 | 
| sprom_rm_o.marg[3:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| sprom_rm_o.marg_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| sprom_rm_o.test | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
 | 
| dft_scan_md_o[3:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 | 
| scan_shift_en_o | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 | 
| scan_reset_no | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 |