Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation | 
| clk_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| rst_ni | 
Yes | 
Yes | 
T8,T25,T46 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.d_ready | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_user.data_intg[6:0] | 
Yes | 
Yes | 
T7,T15,T12 | 
Yes | 
T7,T15,T12 | 
INPUT | 
 | 
| tl_i.a_user.cmd_intg[6:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_user.instr_type[3:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_user.rsvd[4:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_data[31:0] | 
Yes | 
Yes | 
T7,T15,T12 | 
Yes | 
T7,T15,T12 | 
INPUT | 
 | 
| tl_i.a_mask[3:0] | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_address[12:0] | 
Yes | 
Yes | 
*T91,*T92,*T93 | 
Yes | 
T91,T92,T93 | 
INPUT | 
 | 
| tl_i.a_address[15:13] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_address[16] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_address[17] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_address[18] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_address[29:19] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_address[30] | 
Yes | 
Yes | 
*T1,*T2,*T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| tl_i.a_address[31] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_source[5:0] | 
Yes | 
Yes | 
*T35,*T94,*T40 | 
Yes | 
T35,T94,T40 | 
INPUT | 
 | 
| tl_i.a_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_size[1:0] | 
Yes | 
Yes | 
T91,T92,T93 | 
Yes | 
T91,T92,T93 | 
INPUT | 
 | 
| tl_i.a_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| tl_i.a_opcode[2:0] | 
Yes | 
Yes | 
T40,T95,T96 | 
Yes | 
T40,T95,T96 | 
INPUT | 
 | 
| tl_i.a_valid | 
Yes | 
Yes | 
T7,T15,T12 | 
Yes | 
T7,T15,T12 | 
INPUT | 
 | 
| tl_o.a_ready | 
Yes | 
Yes | 
T7,T15,T12 | 
Yes | 
T7,T15,T12 | 
OUTPUT | 
 | 
| tl_o.d_error | 
Yes | 
Yes | 
T91,T93,T97 | 
Yes | 
T91,T97,T98 | 
OUTPUT | 
 | 
| tl_o.d_user.data_intg[6:0] | 
Yes | 
Yes | 
T15,T12,T13 | 
Yes | 
T15,T12,T13 | 
OUTPUT | 
 | 
| tl_o.d_user.rsp_intg[6:0] | 
Yes | 
Yes | 
T7,T15,T12 | 
Yes | 
T7,T15,T12 | 
OUTPUT | 
 | 
| tl_o.d_data[31:0] | 
Yes | 
Yes | 
T7,T15,T12 | 
Yes | 
T15,T12,T13 | 
OUTPUT | 
 | 
| tl_o.d_sink | 
Yes | 
Yes | 
T91,T92,T97 | 
Yes | 
T91,T92,T93 | 
OUTPUT | 
 | 
| tl_o.d_source[5:0] | 
Yes | 
Yes | 
*T91,*T97,*T98 | 
Yes | 
T91,T92,T97 | 
OUTPUT | 
 | 
| tl_o.d_source[7:6] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 | 
| tl_o.d_size[1:0] | 
Yes | 
Yes | 
T91,T92,T93 | 
Yes | 
T91,T92,T97 | 
OUTPUT | 
 | 
| tl_o.d_param[2:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 | 
| tl_o.d_opcode[0] | 
Yes | 
Yes | 
*T7,*T15,*T12 | 
Yes | 
T7,T15,T12 | 
OUTPUT | 
 | 
| tl_o.d_opcode[2:1] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
OUTPUT | 
 | 
| tl_o.d_valid | 
Yes | 
Yes | 
T7,T15,T12 | 
Yes | 
T7,T15,T12 | 
OUTPUT | 
 | 
| alert_rx_i[0].ack_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| alert_rx_i[0].ack_p | 
Yes | 
Yes | 
T99,T75,T100 | 
Yes | 
T99,T75,T100 | 
INPUT | 
 | 
| alert_rx_i[0].ping_n | 
Yes | 
Yes | 
T99,T100,T236 | 
Yes | 
T99,T100,T236 | 
INPUT | 
 | 
| alert_rx_i[0].ping_p | 
Yes | 
Yes | 
T99,T100,T236 | 
Yes | 
T99,T100,T236 | 
INPUT | 
 | 
| alert_tx_o[0].alert_n | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
OUTPUT | 
 | 
| alert_tx_o[0].alert_p | 
Yes | 
Yes | 
T99,T75,T100 | 
Yes | 
T99,T75,T100 | 
OUTPUT | 
 | 
| cio_sck_i | 
Yes | 
Yes | 
T7,T15,T12 | 
Yes | 
T8,T7,T15 | 
INPUT | 
 | 
| cio_csb_i | 
Yes | 
Yes | 
T8,T25,T7 | 
Yes | 
T8,T7,T12 | 
INPUT | 
 | 
| cio_sd_o[3:0] | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
 | 
| cio_sd_en_o[3:0] | 
Yes | 
Yes | 
T12,T13,T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
 | 
| cio_sd_i[3:0] | 
Yes | 
Yes | 
T7,T15,T12 | 
Yes | 
T7,T15,T12 | 
INPUT | 
 | 
| cio_tpm_csb_i | 
Yes | 
Yes | 
T15,T53,T54 | 
Yes | 
T15,T53,T54 | 
INPUT | 
 | 
| passthrough_o.s_en[0] | 
Yes | 
Yes | 
*T12,*T13,*T14 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
 | 
| passthrough_o.s_en[3:1] | 
No | 
No | 
 | 
No | 
 | 
OUTPUT | 
 | 
| passthrough_o.s[3:0] | 
Yes | 
Yes | 
T7,T15,T12 | 
Yes | 
T7,T15,T12 | 
OUTPUT | 
 | 
| passthrough_o.csb_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tied off. | 
| passthrough_o.csb | 
Yes | 
Yes | 
T8,T25,T7 | 
Yes | 
T8,T7,T12 | 
OUTPUT | 
 | 
| passthrough_o.sck_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
OUTPUT | 
[UNR] Tied off. | 
| passthrough_o.sck | 
Yes | 
Yes | 
T7,T15,T12 | 
Yes | 
T8,T7,T15 | 
OUTPUT | 
 | 
| passthrough_o.passthrough_en | 
Yes | 
Yes | 
T12,T226,T228 | 
Yes | 
T12,T13,T14 | 
OUTPUT | 
 | 
| passthrough_i.s[3:0] | 
Yes | 
Yes | 
T11,T12,T13 | 
Yes | 
T11,T12,T13 | 
INPUT | 
 | 
| intr_upload_cmdfifo_not_empty_o | 
Yes | 
Yes | 
T12,T124,T226 | 
Yes | 
T12,T124,T226 | 
OUTPUT | 
 | 
| intr_upload_payload_not_empty_o | 
Yes | 
Yes | 
T124,T189,T190 | 
Yes | 
T124,T189,T190 | 
OUTPUT | 
 | 
| intr_upload_payload_overflow_o | 
Yes | 
Yes | 
T124,T189,T190 | 
Yes | 
T124,T189,T190 | 
OUTPUT | 
 | 
| intr_readbuf_watermark_o | 
Yes | 
Yes | 
T124,T189,T190 | 
Yes | 
T124,T189,T190 | 
OUTPUT | 
 | 
| intr_readbuf_flip_o | 
Yes | 
Yes | 
T124,T189,T190 | 
Yes | 
T124,T189,T190 | 
OUTPUT | 
 | 
| intr_tpm_header_not_empty_o | 
Yes | 
Yes | 
T15,T124,T53 | 
Yes | 
T15,T124,T53 | 
OUTPUT | 
 | 
| intr_tpm_rdfifo_cmd_end_o | 
Yes | 
Yes | 
T124,T189,T190 | 
Yes | 
T124,T189,T190 | 
OUTPUT | 
 | 
| intr_tpm_rdfifo_drop_o | 
Yes | 
Yes | 
T124,T189,T190 | 
Yes | 
T124,T189,T190 | 
OUTPUT | 
 | 
| ram_cfg_i.b_ram_lcfg.cfg[3:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
INPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| ram_cfg_i.b_ram_lcfg.cfg_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
INPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| ram_cfg_i.b_ram_lcfg.test | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| ram_cfg_i.a_ram_lcfg.cfg[3:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
INPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| ram_cfg_i.a_ram_lcfg.cfg_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
INPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| ram_cfg_i.a_ram_lcfg.test | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| ram_cfg_i.b_ram_fcfg.cfg[3:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
INPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| ram_cfg_i.b_ram_fcfg.cfg_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
INPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| ram_cfg_i.b_ram_fcfg.test | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| ram_cfg_i.a_ram_fcfg.cfg[3:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
INPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| ram_cfg_i.a_ram_fcfg.cfg_en[0:0] | 
Excluded | 
Excluded | 
 | 
Excluded | 
 | 
INPUT | 
[LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | 
| ram_cfg_i.a_ram_fcfg.test | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
 | 
| sck_monitor_o | 
Yes | 
Yes | 
T7,T15,T12 | 
Yes | 
T8,T7,T15 | 
OUTPUT | 
 | 
| mbist_en_i | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| scan_clk_i | 
Yes | 
Yes | 
T1,T2,T3 | 
Yes | 
T1,T2,T3 | 
INPUT | 
 | 
| scan_rst_ni | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 | 
| scanmode_i[3:0] | 
Unreachable | 
Unreachable | 
 | 
Unreachable | 
 | 
INPUT | 
 |