Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : adc_ctrl
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspaces/repo/scratch/os_regression_2024_10_08/chip_earlgrey_asic-sim-vcs/default/sim-vcs/../src/lowrisc_ip_adc_ctrl_1.0/rtl/adc_ctrl.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_adc_ctrl_aon 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_adc_ctrl_aon

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.91 92.47 89.25 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : adc_ctrl
TotalCoveredPercent
Totals 37 37 100.00
Total Bits 324 324 100.00
Total Bits 0->1 162 162 100.00
Total Bits 1->0 162 162 100.00

Ports 37 37 100.00
Port Bits 324 324 100.00
Port Bits 0->1 162 162 100.00
Port Bits 1->0 162 162 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
clk_aon_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T46,T41,T34 Yes T1,T2,T3 INPUT
rst_aon_ni Yes Yes T46,T41,T34 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T140,T77,T90 Yes T140,T77,T90 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T140,T77,T90 Yes T140,T77,T90 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T97,*T98,*T99 Yes T97,T98,T99 INPUT
tl_i.a_address[17:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[18] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[21:19] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[22] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:23] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T100,*T40,*T96 Yes T100,T40,T96 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T97,T98,T99 Yes T97,T98,T99 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T40,T96,T101 Yes T40,T96,T101 INPUT
tl_i.a_valid Yes Yes T80,T140,T77 Yes T80,T140,T77 INPUT
tl_o.a_ready Yes Yes T80,T140,T77 Yes T80,T140,T77 OUTPUT
tl_o.d_error Yes Yes T97,T102,T104 Yes T97,T102,T104 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T140,T77,T257 Yes T140,T77,T90 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T140,T77,T90 Yes T80,T140,T77 OUTPUT
tl_o.d_data[31:0] Yes Yes T140,T77,T90 Yes T80,T140,T77 OUTPUT
tl_o.d_sink Yes Yes T97,T98,T102 Yes T97,T98,T102 OUTPUT
tl_o.d_source[5:0] Yes Yes *T102,*T104,*T105 Yes T97,T98,T102 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T97,T98,T102 Yes T97,T98,T102 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T140,*T77,*T257 Yes T140,T77,T90 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T80,T140,T77 Yes T80,T140,T77 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T80,T106,T107 Yes T80,T106,T107 INPUT
alert_rx_i[0].ping_n Yes Yes T106,T107,T108 Yes T106,T107,T394 INPUT
alert_rx_i[0].ping_p Yes Yes T106,T107,T394 Yes T106,T107,T108 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T80,T106,T107 Yes T80,T106,T107 OUTPUT
adc_o.pd Yes Yes T140,T77,T75 Yes T140,T77,T75 OUTPUT
adc_o.channel_sel[1:0] Yes Yes T140,T77,T75 Yes T140,T77,T75 OUTPUT
adc_i.data_valid Yes Yes T140,T77,T75 Yes T140,T77,T75 INPUT
adc_i.data[9:0] Yes Yes T140,T77,T78 Yes T140,T77,T78 INPUT
intr_match_pending_o Yes Yes T140,T257,T267 Yes T140,T257,T267 OUTPUT
wkup_req_o Yes Yes T140,T77,T78 Yes T140,T77,T78 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%