Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_esc_sender
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_esc_0/rtl/prim_esc_sender.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.gen_esc_sev[0].u_esc_sender 100.00 100.00
tb.dut.gen_esc_sev[1].u_esc_sender 100.00 100.00
tb.dut.gen_esc_sev[2].u_esc_sender 100.00 100.00
tb.dut.gen_esc_sev[3].u_esc_sender 100.00 100.00



Module Instance : tb.dut.gen_esc_sev[0].u_esc_sender

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.07 100.00 97.20 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.gen_esc_sev[1].u_esc_sender

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.07 100.00 97.20 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.gen_esc_sev[2].u_esc_sender

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.07 100.00 97.20 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.gen_esc_sev[3].u_esc_sender

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.07 100.00 97.20 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : prim_esc_sender
TotalCoveredPercent
Totals 10 10 100.00
Total Bits 20 20 100.00
Total Bits 0->1 10 10 100.00
Total Bits 1->0 10 10 100.00

Ports 10 10 100.00
Port Bits 20 20 100.00
Port Bits 0->1 10 10 100.00
Port Bits 1->0 10 10 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T4,T5,T6 Yes T1,T2,T3 INPUT
ping_req_i Yes Yes T2,T12,T5 Yes T2,T12,T5 INPUT
ping_ok_o Yes Yes T2,T12,T5 Yes T2,T12,T5 OUTPUT
integ_fail_o Yes Yes T1,T2,T4 Yes T1,T2,T4 OUTPUT
esc_req_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
esc_rx_i.resp_n Yes Yes T2,T3,T18 Yes T2,T3,T18 INPUT
esc_rx_i.resp_p Yes Yes T2,T3,T18 Yes T2,T3,T18 INPUT
esc_tx_o.esc_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
esc_tx_o.esc_p Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT

Toggle Coverage for Instance : tb.dut.gen_esc_sev[0].u_esc_sender
TotalCoveredPercent
Totals 10 10 100.00
Total Bits 20 20 100.00
Total Bits 0->1 10 10 100.00
Total Bits 1->0 10 10 100.00

Ports 10 10 100.00
Port Bits 20 20 100.00
Port Bits 0->1 10 10 100.00
Port Bits 1->0 10 10 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T4,T5,T6 Yes T1,T2,T3 INPUT
ping_req_i Yes Yes T2,T12,T5 Yes T2,T12,T5 INPUT
ping_ok_o Yes Yes T2,T12,T5 Yes T2,T12,T5 OUTPUT
integ_fail_o Yes Yes T1,T2,T4 Yes T1,T2,T4 OUTPUT
esc_req_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
esc_rx_i.resp_n Yes Yes T2,T3,T18 Yes T2,T3,T18 INPUT
esc_rx_i.resp_p Yes Yes T2,T3,T18 Yes T2,T3,T18 INPUT
esc_tx_o.esc_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
esc_tx_o.esc_p Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT

Toggle Coverage for Instance : tb.dut.gen_esc_sev[1].u_esc_sender
TotalCoveredPercent
Totals 10 10 100.00
Total Bits 20 20 100.00
Total Bits 0->1 10 10 100.00
Total Bits 1->0 10 10 100.00

Ports 10 10 100.00
Port Bits 20 20 100.00
Port Bits 0->1 10 10 100.00
Port Bits 1->0 10 10 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T4,T5,T6 Yes T1,T2,T3 INPUT
ping_req_i Yes Yes T2,T12,T5 Yes T2,T12,T5 INPUT
ping_ok_o Yes Yes T2,T12,T5 Yes T2,T12,T5 OUTPUT
integ_fail_o Yes Yes T1,T2,T4 Yes T1,T2,T4 OUTPUT
esc_req_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
esc_rx_i.resp_n Yes Yes T2,T3,T7 Yes T2,T3,T7 INPUT
esc_rx_i.resp_p Yes Yes T2,T3,T7 Yes T2,T3,T7 INPUT
esc_tx_o.esc_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
esc_tx_o.esc_p Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT

Toggle Coverage for Instance : tb.dut.gen_esc_sev[2].u_esc_sender
TotalCoveredPercent
Totals 10 10 100.00
Total Bits 20 20 100.00
Total Bits 0->1 10 10 100.00
Total Bits 1->0 10 10 100.00

Ports 10 10 100.00
Port Bits 20 20 100.00
Port Bits 0->1 10 10 100.00
Port Bits 1->0 10 10 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T4,T5,T6 Yes T1,T2,T3 INPUT
ping_req_i Yes Yes T2,T12,T5 Yes T2,T12,T5 INPUT
ping_ok_o Yes Yes T2,T12,T5 Yes T2,T12,T5 OUTPUT
integ_fail_o Yes Yes T1,T2,T29 Yes T1,T2,T29 OUTPUT
esc_req_i Yes Yes T1,T2,T18 Yes T1,T2,T18 INPUT
esc_rx_i.resp_n Yes Yes T2,T18,T7 Yes T2,T18,T7 INPUT
esc_rx_i.resp_p Yes Yes T2,T18,T7 Yes T2,T18,T7 INPUT
esc_tx_o.esc_n Yes Yes T1,T2,T18 Yes T1,T2,T18 OUTPUT
esc_tx_o.esc_p Yes Yes T1,T2,T18 Yes T1,T2,T18 OUTPUT

Toggle Coverage for Instance : tb.dut.gen_esc_sev[3].u_esc_sender
TotalCoveredPercent
Totals 10 10 100.00
Total Bits 20 20 100.00
Total Bits 0->1 10 10 100.00
Total Bits 1->0 10 10 100.00

Ports 10 10 100.00
Port Bits 20 20 100.00
Port Bits 0->1 10 10 100.00
Port Bits 1->0 10 10 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T4,T5,T6 Yes T1,T2,T3 INPUT
ping_req_i Yes Yes T2,T12,T5 Yes T2,T12,T5 INPUT
ping_ok_o Yes Yes T2,T12,T5 Yes T2,T12,T5 OUTPUT
integ_fail_o Yes Yes T1,T2,T4 Yes T1,T2,T4 OUTPUT
esc_req_i Yes Yes T1,T2,T7 Yes T1,T2,T7 INPUT
esc_rx_i.resp_n Yes Yes T2,T7,T4 Yes T2,T7,T4 INPUT
esc_rx_i.resp_p Yes Yes T2,T7,T4 Yes T2,T7,T4 INPUT
esc_tx_o.esc_n Yes Yes T1,T2,T7 Yes T1,T2,T7 OUTPUT
esc_tx_o.esc_p Yes Yes T1,T2,T7 Yes T1,T2,T7 OUTPUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%