SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
99.96 | 100.00 | 99.87 | 100.00 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | INPUT |
ping_ok_o | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T9,T10 | Yes | T6,T9,T10 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T68,T89 | Yes | T5,T68,T89 | INPUT |
ping_ok_o | Yes | Yes | T5,T68,T89 | Yes | T5,T68,T89 | OUTPUT |
integ_fail_o | Yes | Yes | T10,T38,T43 | Yes | T10,T38,T43 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T90,T65 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T90,T65 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T90,T65 | Yes | T5,T90,T65 | INPUT |
ping_ok_o | Yes | Yes | T5,T90,T65 | Yes | T5,T90,T65 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T9,T10 | Yes | T6,T9,T10 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T90,T65 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T90,T65 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
integ_fail_o | Yes | Yes | T10,T38,T40 | Yes | T10,T38,T40 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T90 | Yes | T5,T90,T23 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T23 | Yes | T5,T38,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | INPUT |
ping_ok_o | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | OUTPUT |
integ_fail_o | Yes | Yes | T43,T140,T71 | Yes | T43,T140,T71 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T2,T5,T38 | Yes | T5,T38,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T38,T90 | Yes | T2,T5,T38 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | INPUT |
ping_ok_o | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T10,T74 | Yes | T6,T10,T74 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T2,T5,T90 | Yes | T2,T5,T38 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T89 | Yes | T5,T38,T89 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T89 | Yes | T5,T38,T89 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T43,T74 | Yes | T6,T43,T74 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T90 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T38,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T6,T68 | Yes | T5,T6,T68 | INPUT |
ping_ok_o | Yes | Yes | T5,T6,T90 | Yes | T5,T6,T90 | OUTPUT |
integ_fail_o | Yes | Yes | T9,T10,T38 | Yes | T9,T10,T38 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T6,T68 | Yes | T5,T6,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T6,T90 | Yes | T5,T6,T68 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | INPUT |
ping_ok_o | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T10,T38 | Yes | T6,T10,T38 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T4 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T4 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T2,T5,T6 | Yes | T5,T6,T38 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T6,T38 | Yes | T2,T5,T6 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T4 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | INPUT |
ping_ok_o | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T9,T67 | Yes | T6,T9,T67 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T2,T5,T6 | Yes | T5,T6,T38 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T6,T38 | Yes | T2,T5,T6 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T2,T5,T68 | Yes | T2,T5,T68 | INPUT |
ping_ok_o | Yes | Yes | T2,T5,T68 | Yes | T2,T5,T68 | OUTPUT |
integ_fail_o | Yes | Yes | T1,T9,T10 | Yes | T1,T9,T10 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T2,T5,T90 | Yes | T2,T5,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T2,T5,T90 | Yes | T2,T5,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T2,T5,T68 | Yes | T2,T5,T68 | INPUT |
ping_ok_o | Yes | Yes | T2,T5,T68 | Yes | T2,T5,T68 | OUTPUT |
integ_fail_o | Yes | Yes | T1,T6,T10 | Yes | T1,T6,T10 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T2,T5,T90 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T2,T5,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T41 | Yes | T5,T38,T41 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T10,T38 | Yes | T6,T10,T38 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T41 | Yes | T5,T38,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T41 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | INPUT |
ping_ok_o | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | OUTPUT |
integ_fail_o | Yes | Yes | T10,T43,T140 | Yes | T10,T43,T140 | OUTPUT |
alert_o | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T2,T5,T90 | Yes | T2,T5,T38 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T41 | Yes | T5,T38,T41 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T9,T10 | Yes | T6,T9,T10 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T41 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T38,T41 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | INPUT |
ping_ok_o | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | OUTPUT |
integ_fail_o | Yes | Yes | T1,T6,T40 | Yes | T1,T6,T40 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T2,T5,T38 | Yes | T5,T38,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T38,T90 | Yes | T2,T5,T38 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T43,T89 | Yes | T5,T43,T89 | INPUT |
ping_ok_o | Yes | Yes | T5,T43,T89 | Yes | T5,T43,T89 | OUTPUT |
integ_fail_o | Yes | Yes | T10,T43,T74 | Yes | T10,T43,T74 | OUTPUT |
alert_o | Yes | Yes | T2,T4,T6 | Yes | T2,T4,T6 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T4,T5 | Yes | T2,T4,T5 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T43,T90 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T43,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T4 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T4,T5,T38 | Yes | T4,T5,T38 | INPUT |
ping_ok_o | Yes | Yes | T4,T5,T38 | Yes | T4,T5,T38 | OUTPUT |
integ_fail_o | Yes | Yes | T10,T38,T43 | Yes | T10,T38,T43 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T4 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T4 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T4,T5,T38 | Yes | T5,T38,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T38,T90 | Yes | T4,T5,T38 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T4 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T43 | Yes | T5,T38,T43 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T43 | Yes | T5,T38,T43 | OUTPUT |
integ_fail_o | Yes | Yes | T1,T6,T10 | Yes | T1,T6,T10 | OUTPUT |
alert_o | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T43 | Yes | T5,T43,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T43,T90 | Yes | T5,T38,T43 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T68 | Yes | T5,T38,T68 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T68 | Yes | T5,T38,T68 | OUTPUT |
integ_fail_o | Yes | Yes | T1,T74,T71 | Yes | T1,T74,T71 | OUTPUT |
alert_o | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T41 | Yes | T5,T38,T41 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
integ_fail_o | Yes | Yes | T10,T38,T43 | Yes | T10,T38,T43 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T41 | Yes | T5,T38,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T41 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T43,T90 | Yes | T5,T43,T90 | INPUT |
ping_ok_o | Yes | Yes | T5,T43,T90 | Yes | T5,T43,T90 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T10,T40 | Yes | T6,T10,T40 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T43,T90 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T43,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T41,T89 | Yes | T5,T41,T89 | INPUT |
ping_ok_o | Yes | Yes | T5,T89,T90 | Yes | T5,T89,T90 | OUTPUT |
integ_fail_o | Yes | Yes | T38,T140,T71 | Yes | T38,T140,T71 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T41,T90 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T41,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T38 | INPUT |
ping_ok_o | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T38 | OUTPUT |
integ_fail_o | Yes | Yes | T10,T140,T71 | Yes | T10,T140,T71 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T6,T90 | Yes | T5,T6,T38 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | INPUT |
ping_ok_o | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | OUTPUT |
integ_fail_o | Yes | Yes | T9,T10,T71 | Yes | T9,T10,T71 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T2,T5,T6 | Yes | T5,T6,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T6,T90 | Yes | T2,T5,T6 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T68,T89 | Yes | T5,T68,T89 | INPUT |
ping_ok_o | Yes | Yes | T5,T68,T89 | Yes | T5,T68,T89 | OUTPUT |
integ_fail_o | Yes | Yes | T9,T38,T43 | Yes | T9,T38,T43 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T90,T65 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T90,T65 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T68 | Yes | T5,T38,T68 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T68 | Yes | T5,T38,T68 | OUTPUT |
integ_fail_o | Yes | Yes | T9,T10,T140 | Yes | T9,T10,T140 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T68,T90 | Yes | T5,T68,T90 | INPUT |
ping_ok_o | Yes | Yes | T5,T68,T90 | Yes | T5,T68,T90 | OUTPUT |
integ_fail_o | Yes | Yes | T38,T67,T140 | Yes | T38,T67,T140 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T90,T16 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T90,T16 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T6,T89 | Yes | T5,T6,T89 | INPUT |
ping_ok_o | Yes | Yes | T5,T6,T89 | Yes | T5,T6,T89 | OUTPUT |
integ_fail_o | Yes | Yes | T10,T38,T74 | Yes | T10,T38,T74 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T6,T90 | Yes | T5,T6,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T6,T90 | Yes | T5,T6,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T41 | Yes | T5,T38,T41 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T68 | Yes | T5,T38,T68 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T43,T23 | Yes | T6,T43,T23 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T41 | Yes | T5,T68,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T68,T90 | Yes | T5,T38,T41 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T41 | Yes | T5,T38,T41 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T68 | Yes | T5,T38,T68 | OUTPUT |
integ_fail_o | Yes | Yes | T9,T40,T140 | Yes | T9,T40,T140 | OUTPUT |
alert_o | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T41 | Yes | T5,T38,T41 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T38,T41 | Yes | T5,T38,T41 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | INPUT |
ping_ok_o | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T9,T10 | Yes | T6,T9,T10 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T2,T5,T6 | Yes | T5,T6,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T6,T90 | Yes | T2,T5,T6 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T21,T90 | Yes | T5,T21,T90 | INPUT |
ping_ok_o | Yes | Yes | T5,T21,T90 | Yes | T5,T21,T90 | OUTPUT |
integ_fail_o | Yes | Yes | T43,T140,T23 | Yes | T43,T140,T23 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T21,T90 | Yes | T5,T21,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T21,T90 | Yes | T5,T21,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | INPUT |
ping_ok_o | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | OUTPUT |
integ_fail_o | Yes | Yes | T38,T40,T43 | Yes | T38,T40,T43 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T4 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T4 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T2,T5,T90 | Yes | T2,T5,T38 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T4 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T89 | Yes | T5,T38,T89 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T89 | Yes | T5,T38,T89 | OUTPUT |
integ_fail_o | Yes | Yes | T38,T40,T74 | Yes | T38,T40,T74 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T90 | Yes | T5,T90,T23 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T23 | Yes | T5,T38,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T21 | Yes | T5,T38,T21 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T21 | Yes | T5,T38,T21 | OUTPUT |
integ_fail_o | Yes | Yes | T10,T38,T43 | Yes | T10,T38,T43 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T90 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T38,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T21 | Yes | T5,T38,T21 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T21 | Yes | T5,T38,T21 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T10,T38 | Yes | T6,T10,T38 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T90 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T38,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T90,T65 | Yes | T5,T90,T65 | INPUT |
ping_ok_o | Yes | Yes | T5,T90,T65 | Yes | T5,T90,T65 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T10,T74 | Yes | T6,T10,T74 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T90,T65 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T90,T65 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T43,T90 | Yes | T5,T43,T90 | INPUT |
ping_ok_o | Yes | Yes | T5,T43,T90 | Yes | T5,T43,T90 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T74,T71 | Yes | T6,T74,T71 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T43,T90 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T43,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T68 | Yes | T5,T38,T68 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T68 | Yes | T5,T38,T68 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T10,T38 | Yes | T6,T10,T38 | OUTPUT |
alert_o | Yes | Yes | T2,T4,T6 | Yes | T2,T4,T6 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T4,T5 | Yes | T2,T4,T5 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T4,T5 | Yes | T2,T4,T5 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T4,T5,T38 | Yes | T4,T5,T38 | INPUT |
ping_ok_o | Yes | Yes | T4,T5,T38 | Yes | T4,T5,T38 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T38,T43 | Yes | T6,T38,T43 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T4,T5,T38 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T4,T5,T38 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T38 | INPUT |
ping_ok_o | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T38 | OUTPUT |
integ_fail_o | Yes | Yes | T9,T10,T38 | Yes | T9,T10,T38 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T6,T90 | Yes | T5,T6,T38 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T38 | INPUT |
ping_ok_o | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T38 | OUTPUT |
integ_fail_o | Yes | Yes | T38,T140,T71 | Yes | T38,T140,T71 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T6,T90 | Yes | T5,T6,T38 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T43 | Yes | T5,T38,T43 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T43 | Yes | T5,T38,T43 | OUTPUT |
integ_fail_o | Yes | Yes | T9,T40,T74 | Yes | T9,T40,T74 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T43 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T38,T43 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T2,T5,T89 | Yes | T2,T5,T89 | INPUT |
ping_ok_o | Yes | Yes | T2,T5,T89 | Yes | T2,T5,T89 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T9,T10 | Yes | T6,T9,T10 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T2,T5,T90 | Yes | T2,T5,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T2,T5,T90 | Yes | T2,T5,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T43 | Yes | T5,T38,T43 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T43 | Yes | T5,T38,T43 | OUTPUT |
integ_fail_o | Yes | Yes | T10,T38,T40 | Yes | T10,T38,T40 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T43 | Yes | T5,T38,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T43 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T9,T38 | Yes | T6,T9,T38 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T90 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T38,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T41 | Yes | T5,T38,T41 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
integ_fail_o | Yes | Yes | T10,T38,T40 | Yes | T10,T38,T40 | OUTPUT |
alert_o | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T41 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T38,T41 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T68 | Yes | T5,T38,T68 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T68 | Yes | T5,T38,T68 | OUTPUT |
integ_fail_o | Yes | Yes | T38,T140,T74 | Yes | T38,T140,T74 | OUTPUT |
alert_o | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T90 | Yes | T5,T90,T71 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T71 | Yes | T5,T38,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T41 | Yes | T5,T38,T41 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T21 | Yes | T5,T38,T21 | OUTPUT |
integ_fail_o | Yes | Yes | T9,T10,T43 | Yes | T9,T10,T43 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T41 | Yes | T5,T90,T71 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T71 | Yes | T5,T38,T41 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | INPUT |
ping_ok_o | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | OUTPUT |
integ_fail_o | Yes | Yes | T43,T74,T71 | Yes | T43,T74,T71 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T2,T5,T38 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T2,T5,T38 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T4,T5,T89 | Yes | T4,T5,T89 | INPUT |
ping_ok_o | Yes | Yes | T4,T5,T89 | Yes | T4,T5,T89 | OUTPUT |
integ_fail_o | Yes | Yes | T10,T140,T16 | Yes | T10,T140,T16 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T4,T5,T90 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T4,T5,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T71,T16 | Yes | T6,T71,T16 | OUTPUT |
alert_o | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T90 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T38,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T68 | Yes | T5,T38,T68 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T68 | Yes | T5,T38,T68 | OUTPUT |
integ_fail_o | Yes | Yes | T9,T40,T43 | Yes | T9,T40,T43 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T90 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T38,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T38 | INPUT |
ping_ok_o | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T38 | OUTPUT |
integ_fail_o | Yes | Yes | T1,T10,T38 | Yes | T1,T10,T38 | OUTPUT |
alert_o | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T6,T90 | Yes | T5,T6,T38 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T38 | INPUT |
ping_ok_o | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T38 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T9,T10 | Yes | T6,T9,T10 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T6,T90 | Yes | T5,T6,T38 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T41 | Yes | T5,T38,T41 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T43 | Yes | T5,T38,T43 | OUTPUT |
integ_fail_o | Yes | Yes | T9,T140,T74 | Yes | T9,T140,T74 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T41 | Yes | T5,T38,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T41 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | INPUT |
ping_ok_o | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T9,T43 | Yes | T6,T9,T43 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T2,T5,T38 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T2,T5,T38 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | INPUT |
ping_ok_o | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | OUTPUT |
integ_fail_o | Yes | Yes | T43,T71,T24 | Yes | T43,T71,T24 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T2,T5,T38 | Yes | T2,T5,T38 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T38 | INPUT |
ping_ok_o | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T38 | OUTPUT |
integ_fail_o | Yes | Yes | T10,T74,T71 | Yes | T10,T74,T71 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T38 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T6,T38 | Yes | T5,T6,T38 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T21 | Yes | T5,T38,T21 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T21 | Yes | T5,T38,T21 | OUTPUT |
integ_fail_o | Yes | Yes | T10,T38,T71 | Yes | T10,T38,T71 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T41,T90 | Yes | T5,T41,T90 | INPUT |
ping_ok_o | Yes | Yes | T5,T90,T65 | Yes | T5,T90,T65 | OUTPUT |
integ_fail_o | Yes | Yes | T9,T10,T38 | Yes | T9,T10,T38 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T41,T90 | Yes | T5,T41,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T41,T90 | Yes | T5,T41,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T89 | Yes | T5,T38,T89 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T89 | Yes | T5,T38,T89 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T9,T10 | Yes | T6,T9,T10 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T68,T90 | Yes | T5,T68,T90 | INPUT |
ping_ok_o | Yes | Yes | T5,T68,T90 | Yes | T5,T68,T90 | OUTPUT |
integ_fail_o | Yes | Yes | T10,T71,T24 | Yes | T10,T71,T24 | OUTPUT |
alert_o | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T4 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T4 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T90,T65 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T90,T65 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T4 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | INPUT |
ping_ok_o | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
integ_fail_o | Yes | Yes | T6,T10,T40 | Yes | T6,T10,T40 | OUTPUT |
alert_o | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T38,T90 | Yes | T5,T38,T90 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 13 | 13 | 100.00 |
Total Bits | 32 | 32 | 100.00 |
Total Bits 0->1 | 16 | 16 | 100.00 |
Total Bits 1->0 | 16 | 16 | 100.00 |
Ports | 13 | 13 | 100.00 |
Port Bits | 32 | 32 | 100.00 |
Port Bits 0->1 | 16 | 16 | 100.00 |
Port Bits 1->0 | 16 | 16 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
init_trig_i[3:0] | Yes | Yes | T5,T6,T10 | Yes | T1,T2,T3 | INPUT |
ping_req_i | Yes | Yes | T5,T21,T90 | Yes | T5,T21,T90 | INPUT |
ping_ok_o | Yes | Yes | T5,T21,T90 | Yes | T5,T21,T90 | OUTPUT |
integ_fail_o | Yes | Yes | T1,T6,T43 | Yes | T1,T6,T43 | OUTPUT |
alert_o | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rx_o.ack_p | Yes | Yes | T2,T3,T4 | Yes | T2,T3,T4 | OUTPUT |
alert_rx_o.ping_n | Yes | Yes | T5,T90,T65 | Yes | T5,T90,T65 | OUTPUT |
alert_rx_o.ping_p | Yes | Yes | T5,T90,T65 | Yes | T5,T90,T65 | OUTPUT |
alert_tx_i.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_tx_i.alert_p | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |