Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1050641 |
0 |
0 |
T1 |
2028489 |
2940 |
0 |
0 |
T2 |
0 |
376 |
0 |
0 |
T3 |
0 |
4856 |
0 |
0 |
T4 |
469164 |
500 |
0 |
0 |
T5 |
5559 |
0 |
0 |
0 |
T6 |
24809 |
0 |
0 |
0 |
T7 |
0 |
160 |
0 |
0 |
T17 |
6869 |
0 |
0 |
0 |
T19 |
0 |
64 |
0 |
0 |
T24 |
10325 |
0 |
0 |
0 |
T25 |
6343 |
0 |
0 |
0 |
T26 |
20154 |
0 |
0 |
0 |
T27 |
16819 |
0 |
0 |
0 |
T28 |
47226 |
0 |
0 |
0 |
T29 |
0 |
162 |
0 |
0 |
T32 |
0 |
62 |
0 |
0 |
T33 |
0 |
504 |
0 |
0 |
T34 |
0 |
858 |
0 |
0 |
T35 |
0 |
4148 |
0 |
0 |
T59 |
7354 |
1 |
0 |
0 |
T60 |
20968 |
3 |
0 |
0 |
T61 |
13292 |
2 |
0 |
0 |
T62 |
4743 |
0 |
0 |
0 |
T63 |
14723 |
1 |
0 |
0 |
T65 |
19036 |
1 |
0 |
0 |
T66 |
6660 |
2 |
0 |
0 |
T68 |
27250 |
2 |
0 |
0 |
T111 |
8974 |
1 |
0 |
0 |
T112 |
9850 |
2 |
0 |
0 |
T113 |
14553 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1047102 |
0 |
0 |
T1 |
1623440 |
2940 |
0 |
0 |
T2 |
0 |
376 |
0 |
0 |
T3 |
0 |
4235 |
0 |
0 |
T4 |
268490 |
500 |
0 |
0 |
T5 |
3333 |
0 |
0 |
0 |
T6 |
14558 |
0 |
0 |
0 |
T7 |
0 |
160 |
0 |
0 |
T17 |
4061 |
0 |
0 |
0 |
T19 |
0 |
64 |
0 |
0 |
T24 |
6023 |
0 |
0 |
0 |
T25 |
3834 |
0 |
0 |
0 |
T26 |
6393 |
0 |
0 |
0 |
T27 |
5371 |
0 |
0 |
0 |
T28 |
12436 |
0 |
0 |
0 |
T29 |
0 |
162 |
0 |
0 |
T32 |
0 |
62 |
0 |
0 |
T33 |
0 |
504 |
0 |
0 |
T34 |
0 |
858 |
0 |
0 |
T35 |
0 |
4148 |
0 |
0 |
T59 |
49472 |
1 |
0 |
0 |
T60 |
18036 |
3 |
0 |
0 |
T61 |
12254 |
2 |
0 |
0 |
T62 |
16755 |
0 |
0 |
0 |
T63 |
13681 |
1 |
0 |
0 |
T65 |
8508 |
1 |
0 |
0 |
T66 |
15534 |
2 |
0 |
0 |
T68 |
11736 |
2 |
0 |
0 |
T111 |
7988 |
1 |
0 |
0 |
T112 |
5728 |
2 |
0 |
0 |
T113 |
6646 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461686227 |
27807 |
0 |
0 |
T1 |
481426 |
150 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
282 |
0 |
0 |
T4 |
87923 |
20 |
0 |
0 |
T5 |
1169 |
0 |
0 |
0 |
T6 |
5122 |
0 |
0 |
0 |
T7 |
0 |
32 |
0 |
0 |
T17 |
1441 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1356 |
0 |
0 |
0 |
T26 |
4649 |
0 |
0 |
0 |
T27 |
4143 |
0 |
0 |
0 |
T28 |
11095 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
27807 |
0 |
0 |
T1 |
198394 |
150 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
282 |
0 |
0 |
T4 |
111856 |
20 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5230 |
0 |
0 |
0 |
T7 |
0 |
32 |
0 |
0 |
T17 |
1472 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
1161 |
0 |
0 |
0 |
T27 |
1035 |
0 |
0 |
0 |
T28 |
1271 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461686227 |
33582 |
0 |
0 |
T1 |
481426 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
87923 |
20 |
0 |
0 |
T5 |
1169 |
0 |
0 |
0 |
T6 |
5122 |
0 |
0 |
0 |
T7 |
0 |
64 |
0 |
0 |
T17 |
1441 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1356 |
0 |
0 |
0 |
T26 |
4649 |
0 |
0 |
0 |
T27 |
4143 |
0 |
0 |
0 |
T28 |
11095 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
33602 |
0 |
0 |
T1 |
198394 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
111856 |
20 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5230 |
0 |
0 |
0 |
T7 |
0 |
64 |
0 |
0 |
T17 |
1472 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
1161 |
0 |
0 |
0 |
T27 |
1035 |
0 |
0 |
0 |
T28 |
1271 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
33571 |
0 |
0 |
T1 |
198394 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
111856 |
20 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5230 |
0 |
0 |
0 |
T7 |
0 |
64 |
0 |
0 |
T17 |
1472 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
1161 |
0 |
0 |
0 |
T27 |
1035 |
0 |
0 |
0 |
T28 |
1271 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461686227 |
33589 |
0 |
0 |
T1 |
481426 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
87923 |
20 |
0 |
0 |
T5 |
1169 |
0 |
0 |
0 |
T6 |
5122 |
0 |
0 |
0 |
T7 |
0 |
64 |
0 |
0 |
T17 |
1441 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1356 |
0 |
0 |
0 |
T26 |
4649 |
0 |
0 |
0 |
T27 |
4143 |
0 |
0 |
0 |
T28 |
11095 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
229944675 |
27807 |
0 |
0 |
T1 |
240848 |
150 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
282 |
0 |
0 |
T4 |
43942 |
20 |
0 |
0 |
T5 |
559 |
0 |
0 |
0 |
T6 |
2606 |
0 |
0 |
0 |
T7 |
0 |
32 |
0 |
0 |
T17 |
701 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
1071 |
0 |
0 |
0 |
T25 |
618 |
0 |
0 |
0 |
T26 |
2715 |
0 |
0 |
0 |
T27 |
2093 |
0 |
0 |
0 |
T28 |
6658 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
27807 |
0 |
0 |
T1 |
198394 |
150 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
282 |
0 |
0 |
T4 |
111856 |
20 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5230 |
0 |
0 |
0 |
T7 |
0 |
32 |
0 |
0 |
T17 |
1472 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
1161 |
0 |
0 |
0 |
T27 |
1035 |
0 |
0 |
0 |
T28 |
1271 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
229944675 |
33799 |
0 |
0 |
T1 |
240848 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
43942 |
20 |
0 |
0 |
T5 |
559 |
0 |
0 |
0 |
T6 |
2606 |
0 |
0 |
0 |
T7 |
0 |
64 |
0 |
0 |
T17 |
701 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
1071 |
0 |
0 |
0 |
T25 |
618 |
0 |
0 |
0 |
T26 |
2715 |
0 |
0 |
0 |
T27 |
2093 |
0 |
0 |
0 |
T28 |
6658 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
33819 |
0 |
0 |
T1 |
198394 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
111856 |
20 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5230 |
0 |
0 |
0 |
T7 |
0 |
64 |
0 |
0 |
T17 |
1472 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
1161 |
0 |
0 |
0 |
T27 |
1035 |
0 |
0 |
0 |
T28 |
1271 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
33787 |
0 |
0 |
T1 |
198394 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
111856 |
20 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5230 |
0 |
0 |
0 |
T7 |
0 |
64 |
0 |
0 |
T17 |
1472 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
1161 |
0 |
0 |
0 |
T27 |
1035 |
0 |
0 |
0 |
T28 |
1271 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
229944675 |
33801 |
0 |
0 |
T1 |
240848 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
43942 |
20 |
0 |
0 |
T5 |
559 |
0 |
0 |
0 |
T6 |
2606 |
0 |
0 |
0 |
T7 |
0 |
64 |
0 |
0 |
T17 |
701 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
1071 |
0 |
0 |
0 |
T25 |
618 |
0 |
0 |
0 |
T26 |
2715 |
0 |
0 |
0 |
T27 |
2093 |
0 |
0 |
0 |
T28 |
6658 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114971673 |
27807 |
0 |
0 |
T1 |
120423 |
150 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
282 |
0 |
0 |
T4 |
21971 |
20 |
0 |
0 |
T5 |
279 |
0 |
0 |
0 |
T6 |
1303 |
0 |
0 |
0 |
T7 |
0 |
32 |
0 |
0 |
T17 |
351 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
535 |
0 |
0 |
0 |
T25 |
309 |
0 |
0 |
0 |
T26 |
1356 |
0 |
0 |
0 |
T27 |
1046 |
0 |
0 |
0 |
T28 |
3328 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
27807 |
0 |
0 |
T1 |
198394 |
150 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
282 |
0 |
0 |
T4 |
111856 |
20 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5230 |
0 |
0 |
0 |
T7 |
0 |
32 |
0 |
0 |
T17 |
1472 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
1161 |
0 |
0 |
0 |
T27 |
1035 |
0 |
0 |
0 |
T28 |
1271 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114971673 |
33842 |
0 |
0 |
T1 |
120423 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
21971 |
20 |
0 |
0 |
T5 |
279 |
0 |
0 |
0 |
T6 |
1303 |
0 |
0 |
0 |
T7 |
0 |
64 |
0 |
0 |
T17 |
351 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
535 |
0 |
0 |
0 |
T25 |
309 |
0 |
0 |
0 |
T26 |
1356 |
0 |
0 |
0 |
T27 |
1046 |
0 |
0 |
0 |
T28 |
3328 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
33880 |
0 |
0 |
T1 |
198394 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
111856 |
20 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5230 |
0 |
0 |
0 |
T7 |
0 |
64 |
0 |
0 |
T17 |
1472 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
1161 |
0 |
0 |
0 |
T27 |
1035 |
0 |
0 |
0 |
T28 |
1271 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
33841 |
0 |
0 |
T1 |
198394 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
111856 |
20 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5230 |
0 |
0 |
0 |
T7 |
0 |
64 |
0 |
0 |
T17 |
1472 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
1161 |
0 |
0 |
0 |
T27 |
1035 |
0 |
0 |
0 |
T28 |
1271 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114971673 |
33846 |
0 |
0 |
T1 |
120423 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
21971 |
20 |
0 |
0 |
T5 |
279 |
0 |
0 |
0 |
T6 |
1303 |
0 |
0 |
0 |
T7 |
0 |
64 |
0 |
0 |
T17 |
351 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
535 |
0 |
0 |
0 |
T25 |
309 |
0 |
0 |
0 |
T26 |
1356 |
0 |
0 |
0 |
T27 |
1046 |
0 |
0 |
0 |
T28 |
3328 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493507901 |
27807 |
0 |
0 |
T1 |
505702 |
150 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
282 |
0 |
0 |
T4 |
115588 |
20 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5336 |
0 |
0 |
0 |
T7 |
0 |
32 |
0 |
0 |
T17 |
1502 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2253 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
4843 |
0 |
0 |
0 |
T27 |
4316 |
0 |
0 |
0 |
T28 |
11558 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
27807 |
0 |
0 |
T1 |
198394 |
150 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
282 |
0 |
0 |
T4 |
111856 |
20 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5230 |
0 |
0 |
0 |
T7 |
0 |
32 |
0 |
0 |
T17 |
1472 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
1161 |
0 |
0 |
0 |
T27 |
1035 |
0 |
0 |
0 |
T28 |
1271 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493507901 |
33691 |
0 |
0 |
T1 |
505702 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
115588 |
20 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5336 |
0 |
0 |
0 |
T7 |
0 |
64 |
0 |
0 |
T17 |
1502 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2253 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
4843 |
0 |
0 |
0 |
T27 |
4316 |
0 |
0 |
0 |
T28 |
11558 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
33707 |
0 |
0 |
T1 |
198394 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
111856 |
20 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5230 |
0 |
0 |
0 |
T7 |
0 |
64 |
0 |
0 |
T17 |
1472 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
1161 |
0 |
0 |
0 |
T27 |
1035 |
0 |
0 |
0 |
T28 |
1271 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
33679 |
0 |
0 |
T1 |
198394 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
111856 |
20 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5230 |
0 |
0 |
0 |
T7 |
0 |
64 |
0 |
0 |
T17 |
1472 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
1161 |
0 |
0 |
0 |
T27 |
1035 |
0 |
0 |
0 |
T28 |
1271 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493507901 |
33694 |
0 |
0 |
T1 |
505702 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
115588 |
20 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5336 |
0 |
0 |
0 |
T7 |
0 |
64 |
0 |
0 |
T17 |
1502 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2253 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
4843 |
0 |
0 |
0 |
T27 |
4316 |
0 |
0 |
0 |
T28 |
11558 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
237033942 |
27306 |
0 |
0 |
T1 |
242165 |
150 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
282 |
0 |
0 |
T4 |
55484 |
20 |
0 |
0 |
T5 |
584 |
0 |
0 |
0 |
T6 |
2561 |
0 |
0 |
0 |
T7 |
0 |
16 |
0 |
0 |
T17 |
720 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
1081 |
0 |
0 |
0 |
T25 |
678 |
0 |
0 |
0 |
T26 |
2324 |
0 |
0 |
0 |
T27 |
2071 |
0 |
0 |
0 |
T28 |
5547 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
27807 |
0 |
0 |
T1 |
198394 |
150 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
282 |
0 |
0 |
T4 |
111856 |
20 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5230 |
0 |
0 |
0 |
T7 |
0 |
32 |
0 |
0 |
T17 |
1472 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
1161 |
0 |
0 |
0 |
T27 |
1035 |
0 |
0 |
0 |
T28 |
1271 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
237033942 |
33593 |
0 |
0 |
T1 |
242165 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
55484 |
20 |
0 |
0 |
T5 |
584 |
0 |
0 |
0 |
T6 |
2561 |
0 |
0 |
0 |
T7 |
0 |
48 |
0 |
0 |
T17 |
720 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
1081 |
0 |
0 |
0 |
T25 |
678 |
0 |
0 |
0 |
T26 |
2324 |
0 |
0 |
0 |
T27 |
2071 |
0 |
0 |
0 |
T28 |
5547 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
33795 |
0 |
0 |
T1 |
198394 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
111856 |
20 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5230 |
0 |
0 |
0 |
T7 |
0 |
64 |
0 |
0 |
T17 |
1472 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
1161 |
0 |
0 |
0 |
T27 |
1035 |
0 |
0 |
0 |
T28 |
1271 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
33438 |
0 |
0 |
T1 |
198394 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
111856 |
20 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5230 |
0 |
0 |
0 |
T7 |
0 |
48 |
0 |
0 |
T17 |
1472 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
1161 |
0 |
0 |
0 |
T27 |
1035 |
0 |
0 |
0 |
T28 |
1271 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
237033942 |
33637 |
0 |
0 |
T1 |
242165 |
155 |
0 |
0 |
T2 |
0 |
32 |
0 |
0 |
T3 |
0 |
293 |
0 |
0 |
T4 |
55484 |
20 |
0 |
0 |
T5 |
584 |
0 |
0 |
0 |
T6 |
2561 |
0 |
0 |
0 |
T7 |
0 |
48 |
0 |
0 |
T17 |
720 |
0 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T24 |
1081 |
0 |
0 |
0 |
T25 |
678 |
0 |
0 |
0 |
T26 |
2324 |
0 |
0 |
0 |
T27 |
2071 |
0 |
0 |
0 |
T28 |
5547 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T60,T62,T64 |
1 | 0 | Covered | T60,T62,T64 |
1 | 1 | Covered | T60,T65,T114 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T60,T62,T64 |
1 | 0 | Covered | T60,T65,T114 |
1 | 1 | Covered | T60,T62,T64 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
32 |
0 |
0 |
T60 |
10484 |
2 |
0 |
0 |
T62 |
4743 |
1 |
0 |
0 |
T63 |
14723 |
2 |
0 |
0 |
T64 |
3350 |
1 |
0 |
0 |
T65 |
9518 |
2 |
0 |
0 |
T67 |
16945 |
2 |
0 |
0 |
T112 |
4925 |
1 |
0 |
0 |
T113 |
14553 |
2 |
0 |
0 |
T115 |
10538 |
1 |
0 |
0 |
T116 |
3297 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461686227 |
32 |
0 |
0 |
T60 |
20129 |
2 |
0 |
0 |
T62 |
35027 |
1 |
0 |
0 |
T63 |
29444 |
2 |
0 |
0 |
T64 |
13399 |
1 |
0 |
0 |
T65 |
10502 |
2 |
0 |
0 |
T67 |
16945 |
2 |
0 |
0 |
T112 |
6476 |
1 |
0 |
0 |
T113 |
14860 |
2 |
0 |
0 |
T115 |
10116 |
1 |
0 |
0 |
T116 |
12661 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T60,T62,T64 |
1 | 0 | Covered | T60,T62,T64 |
1 | 1 | Covered | T114,T117,T118 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T60,T62,T64 |
1 | 0 | Covered | T114,T117,T118 |
1 | 1 | Covered | T60,T62,T64 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
39 |
0 |
0 |
T60 |
10484 |
1 |
0 |
0 |
T62 |
4743 |
1 |
0 |
0 |
T63 |
14723 |
1 |
0 |
0 |
T64 |
3350 |
2 |
0 |
0 |
T65 |
9518 |
2 |
0 |
0 |
T112 |
4925 |
1 |
0 |
0 |
T113 |
14553 |
2 |
0 |
0 |
T115 |
10538 |
2 |
0 |
0 |
T116 |
3297 |
1 |
0 |
0 |
T119 |
10110 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461686227 |
39 |
0 |
0 |
T60 |
20129 |
1 |
0 |
0 |
T62 |
35027 |
1 |
0 |
0 |
T63 |
29444 |
1 |
0 |
0 |
T64 |
13399 |
2 |
0 |
0 |
T65 |
10502 |
2 |
0 |
0 |
T112 |
6476 |
1 |
0 |
0 |
T113 |
14860 |
2 |
0 |
0 |
T115 |
10116 |
2 |
0 |
0 |
T116 |
12661 |
1 |
0 |
0 |
T119 |
9705 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T59,T60,T61 |
1 | 0 | Covered | T59,T60,T61 |
1 | 1 | Covered | T112,T114,T120 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T59,T60,T61 |
1 | 0 | Covered | T112,T114,T120 |
1 | 1 | Covered | T59,T60,T61 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
34 |
0 |
0 |
T59 |
3677 |
1 |
0 |
0 |
T60 |
10484 |
3 |
0 |
0 |
T61 |
6646 |
2 |
0 |
0 |
T63 |
14723 |
1 |
0 |
0 |
T65 |
9518 |
1 |
0 |
0 |
T66 |
3330 |
2 |
0 |
0 |
T68 |
13625 |
2 |
0 |
0 |
T111 |
4487 |
1 |
0 |
0 |
T112 |
4925 |
2 |
0 |
0 |
T113 |
14553 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
229944675 |
34 |
0 |
0 |
T59 |
24736 |
1 |
0 |
0 |
T60 |
9018 |
3 |
0 |
0 |
T61 |
6127 |
2 |
0 |
0 |
T63 |
13681 |
1 |
0 |
0 |
T65 |
4254 |
1 |
0 |
0 |
T66 |
7767 |
2 |
0 |
0 |
T68 |
5868 |
2 |
0 |
0 |
T111 |
3994 |
1 |
0 |
0 |
T112 |
2864 |
2 |
0 |
0 |
T113 |
6646 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T59,T60,T61 |
1 | 0 | Covered | T59,T60,T61 |
1 | 1 | Covered | T62,T115,T114 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T59,T60,T61 |
1 | 0 | Covered | T62,T115,T114 |
1 | 1 | Covered | T59,T60,T61 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
33 |
0 |
0 |
T59 |
3677 |
1 |
0 |
0 |
T60 |
10484 |
2 |
0 |
0 |
T61 |
6646 |
2 |
0 |
0 |
T62 |
4743 |
2 |
0 |
0 |
T65 |
9518 |
1 |
0 |
0 |
T66 |
3330 |
2 |
0 |
0 |
T68 |
13625 |
1 |
0 |
0 |
T111 |
4487 |
1 |
0 |
0 |
T112 |
4925 |
1 |
0 |
0 |
T115 |
10538 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
229944675 |
33 |
0 |
0 |
T59 |
24736 |
1 |
0 |
0 |
T60 |
9018 |
2 |
0 |
0 |
T61 |
6127 |
2 |
0 |
0 |
T62 |
16755 |
2 |
0 |
0 |
T65 |
4254 |
1 |
0 |
0 |
T66 |
7767 |
2 |
0 |
0 |
T68 |
5868 |
1 |
0 |
0 |
T111 |
3994 |
1 |
0 |
0 |
T112 |
2864 |
1 |
0 |
0 |
T115 |
4378 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T59,T60,T61 |
1 | 0 | Covered | T59,T60,T61 |
1 | 1 | Covered | T116,T121,T122 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T59,T60,T61 |
1 | 0 | Covered | T116,T121,T122 |
1 | 1 | Covered | T59,T60,T61 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
30 |
0 |
0 |
T59 |
3677 |
1 |
0 |
0 |
T60 |
10484 |
1 |
0 |
0 |
T61 |
6646 |
2 |
0 |
0 |
T62 |
4743 |
1 |
0 |
0 |
T63 |
14723 |
1 |
0 |
0 |
T65 |
9518 |
1 |
0 |
0 |
T67 |
16945 |
1 |
0 |
0 |
T111 |
4487 |
1 |
0 |
0 |
T113 |
14553 |
1 |
0 |
0 |
T123 |
6994 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114971673 |
30 |
0 |
0 |
T59 |
12368 |
1 |
0 |
0 |
T60 |
4509 |
1 |
0 |
0 |
T61 |
3064 |
2 |
0 |
0 |
T62 |
8377 |
1 |
0 |
0 |
T63 |
6842 |
1 |
0 |
0 |
T65 |
2130 |
1 |
0 |
0 |
T67 |
3596 |
1 |
0 |
0 |
T111 |
1997 |
1 |
0 |
0 |
T113 |
3325 |
1 |
0 |
0 |
T123 |
13759 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T59,T60,T61 |
1 | 0 | Covered | T59,T60,T61 |
1 | 1 | Covered | T59,T116,T124 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T59,T60,T61 |
1 | 0 | Covered | T59,T116,T124 |
1 | 1 | Covered | T59,T60,T61 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
33 |
0 |
0 |
T59 |
3677 |
3 |
0 |
0 |
T60 |
10484 |
1 |
0 |
0 |
T61 |
6646 |
2 |
0 |
0 |
T62 |
4743 |
1 |
0 |
0 |
T63 |
14723 |
1 |
0 |
0 |
T65 |
9518 |
2 |
0 |
0 |
T67 |
16945 |
2 |
0 |
0 |
T111 |
4487 |
1 |
0 |
0 |
T112 |
4925 |
1 |
0 |
0 |
T113 |
14553 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114971673 |
33 |
0 |
0 |
T59 |
12368 |
3 |
0 |
0 |
T60 |
4509 |
1 |
0 |
0 |
T61 |
3064 |
2 |
0 |
0 |
T62 |
8377 |
1 |
0 |
0 |
T63 |
6842 |
1 |
0 |
0 |
T65 |
2130 |
2 |
0 |
0 |
T67 |
3596 |
2 |
0 |
0 |
T111 |
1997 |
1 |
0 |
0 |
T112 |
1431 |
1 |
0 |
0 |
T113 |
3325 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T59,T60,T68 |
1 | 0 | Covered | T59,T60,T68 |
1 | 1 | Covered | T60 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T59,T60,T68 |
1 | 0 | Covered | T60 |
1 | 1 | Covered | T59,T60,T68 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
31 |
0 |
0 |
T59 |
3677 |
1 |
0 |
0 |
T60 |
10484 |
3 |
0 |
0 |
T64 |
3350 |
1 |
0 |
0 |
T65 |
9518 |
1 |
0 |
0 |
T66 |
3330 |
2 |
0 |
0 |
T68 |
13625 |
1 |
0 |
0 |
T111 |
4487 |
1 |
0 |
0 |
T112 |
4925 |
1 |
0 |
0 |
T113 |
14553 |
1 |
0 |
0 |
T115 |
10538 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493507901 |
31 |
0 |
0 |
T59 |
52542 |
1 |
0 |
0 |
T60 |
20969 |
3 |
0 |
0 |
T64 |
13957 |
1 |
0 |
0 |
T65 |
10940 |
1 |
0 |
0 |
T66 |
17532 |
2 |
0 |
0 |
T68 |
13625 |
1 |
0 |
0 |
T111 |
9158 |
1 |
0 |
0 |
T112 |
6746 |
1 |
0 |
0 |
T113 |
15481 |
1 |
0 |
0 |
T115 |
10538 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T59,T60,T68 |
1 | 0 | Covered | T59,T60,T68 |
1 | 1 | Covered | T60,T124,T121 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T59,T60,T68 |
1 | 0 | Covered | T60,T124,T121 |
1 | 1 | Covered | T59,T60,T68 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
40 |
0 |
0 |
T59 |
3677 |
1 |
0 |
0 |
T60 |
10484 |
3 |
0 |
0 |
T64 |
3350 |
2 |
0 |
0 |
T65 |
9518 |
1 |
0 |
0 |
T66 |
3330 |
1 |
0 |
0 |
T67 |
16945 |
2 |
0 |
0 |
T68 |
13625 |
1 |
0 |
0 |
T111 |
4487 |
2 |
0 |
0 |
T112 |
4925 |
1 |
0 |
0 |
T115 |
10538 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
493507901 |
40 |
0 |
0 |
T59 |
52542 |
1 |
0 |
0 |
T60 |
20969 |
3 |
0 |
0 |
T64 |
13957 |
2 |
0 |
0 |
T65 |
10940 |
1 |
0 |
0 |
T66 |
17532 |
1 |
0 |
0 |
T67 |
17652 |
2 |
0 |
0 |
T68 |
13625 |
1 |
0 |
0 |
T111 |
9158 |
2 |
0 |
0 |
T112 |
6746 |
1 |
0 |
0 |
T115 |
10538 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T59,T60,T62 |
1 | 0 | Covered | T59,T60,T62 |
1 | 1 | Covered | T62,T111,T115 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T59,T60,T62 |
1 | 0 | Covered | T62,T111,T115 |
1 | 1 | Covered | T59,T60,T62 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
42 |
0 |
0 |
T59 |
3677 |
1 |
0 |
0 |
T60 |
10484 |
1 |
0 |
0 |
T62 |
4743 |
2 |
0 |
0 |
T65 |
9518 |
1 |
0 |
0 |
T66 |
3330 |
1 |
0 |
0 |
T67 |
16945 |
1 |
0 |
0 |
T111 |
4487 |
2 |
0 |
0 |
T113 |
14553 |
3 |
0 |
0 |
T115 |
10538 |
3 |
0 |
0 |
T123 |
6994 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
237033942 |
42 |
0 |
0 |
T59 |
25220 |
1 |
0 |
0 |
T60 |
10065 |
1 |
0 |
0 |
T62 |
17515 |
2 |
0 |
0 |
T65 |
5251 |
1 |
0 |
0 |
T66 |
8415 |
1 |
0 |
0 |
T67 |
8473 |
1 |
0 |
0 |
T111 |
4396 |
2 |
0 |
0 |
T113 |
7430 |
3 |
0 |
0 |
T115 |
5059 |
3 |
0 |
0 |
T123 |
27976 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T59,T62,T68 |
1 | 0 | Covered | T59,T62,T68 |
1 | 1 | Covered | T62,T65,T113 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T59,T62,T68 |
1 | 0 | Covered | T62,T65,T113 |
1 | 1 | Covered | T59,T62,T68 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
181244005 |
40 |
0 |
0 |
T59 |
3677 |
1 |
0 |
0 |
T62 |
4743 |
2 |
0 |
0 |
T64 |
3350 |
1 |
0 |
0 |
T65 |
9518 |
3 |
0 |
0 |
T66 |
3330 |
1 |
0 |
0 |
T67 |
16945 |
1 |
0 |
0 |
T68 |
13625 |
1 |
0 |
0 |
T111 |
4487 |
1 |
0 |
0 |
T123 |
6994 |
1 |
0 |
0 |
T125 |
8779 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
237033942 |
40 |
0 |
0 |
T59 |
25220 |
1 |
0 |
0 |
T62 |
17515 |
2 |
0 |
0 |
T64 |
6700 |
1 |
0 |
0 |
T65 |
5251 |
3 |
0 |
0 |
T66 |
8415 |
1 |
0 |
0 |
T67 |
8473 |
1 |
0 |
0 |
T68 |
6540 |
1 |
0 |
0 |
T111 |
4396 |
1 |
0 |
0 |
T123 |
27976 |
1 |
0 |
0 |
T125 |
4214 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
459400022 |
106729 |
0 |
0 |
T1 |
481426 |
606 |
0 |
0 |
T2 |
0 |
70 |
0 |
0 |
T3 |
0 |
934 |
0 |
0 |
T4 |
87923 |
98 |
0 |
0 |
T5 |
1169 |
0 |
0 |
0 |
T6 |
5122 |
0 |
0 |
0 |
T17 |
1441 |
0 |
0 |
0 |
T19 |
0 |
13 |
0 |
0 |
T24 |
2162 |
0 |
0 |
0 |
T25 |
1356 |
0 |
0 |
0 |
T26 |
4649 |
0 |
0 |
0 |
T27 |
4143 |
0 |
0 |
0 |
T28 |
11095 |
0 |
0 |
0 |
T29 |
0 |
33 |
0 |
0 |
T32 |
0 |
17 |
0 |
0 |
T33 |
0 |
102 |
0 |
0 |
T34 |
0 |
177 |
0 |
0 |
T35 |
0 |
947 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17807959 |
105453 |
0 |
0 |
T1 |
246430 |
606 |
0 |
0 |
T2 |
0 |
70 |
0 |
0 |
T3 |
0 |
727 |
0 |
0 |
T4 |
197 |
98 |
0 |
0 |
T5 |
85 |
0 |
0 |
0 |
T6 |
373 |
0 |
0 |
0 |
T17 |
104 |
0 |
0 |
0 |
T19 |
0 |
13 |
0 |
0 |
T24 |
157 |
0 |
0 |
0 |
T25 |
98 |
0 |
0 |
0 |
T26 |
339 |
0 |
0 |
0 |
T27 |
302 |
0 |
0 |
0 |
T28 |
809 |
0 |
0 |
0 |
T29 |
0 |
33 |
0 |
0 |
T32 |
0 |
17 |
0 |
0 |
T33 |
0 |
102 |
0 |
0 |
T34 |
0 |
177 |
0 |
0 |
T35 |
0 |
947 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
228849094 |
106275 |
0 |
0 |
T1 |
240848 |
600 |
0 |
0 |
T2 |
0 |
70 |
0 |
0 |
T3 |
0 |
934 |
0 |
0 |
T4 |
43942 |
98 |
0 |
0 |
T5 |
559 |
0 |
0 |
0 |
T6 |
2606 |
0 |
0 |
0 |
T17 |
701 |
0 |
0 |
0 |
T19 |
0 |
13 |
0 |
0 |
T24 |
1071 |
0 |
0 |
0 |
T25 |
618 |
0 |
0 |
0 |
T26 |
2715 |
0 |
0 |
0 |
T27 |
2093 |
0 |
0 |
0 |
T28 |
6658 |
0 |
0 |
0 |
T29 |
0 |
33 |
0 |
0 |
T32 |
0 |
17 |
0 |
0 |
T33 |
0 |
102 |
0 |
0 |
T34 |
0 |
177 |
0 |
0 |
T35 |
0 |
947 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17807959 |
105000 |
0 |
0 |
T1 |
246430 |
600 |
0 |
0 |
T2 |
0 |
70 |
0 |
0 |
T3 |
0 |
727 |
0 |
0 |
T4 |
197 |
98 |
0 |
0 |
T5 |
85 |
0 |
0 |
0 |
T6 |
373 |
0 |
0 |
0 |
T17 |
104 |
0 |
0 |
0 |
T19 |
0 |
13 |
0 |
0 |
T24 |
157 |
0 |
0 |
0 |
T25 |
98 |
0 |
0 |
0 |
T26 |
339 |
0 |
0 |
0 |
T27 |
302 |
0 |
0 |
0 |
T28 |
809 |
0 |
0 |
0 |
T29 |
0 |
33 |
0 |
0 |
T32 |
0 |
17 |
0 |
0 |
T33 |
0 |
102 |
0 |
0 |
T34 |
0 |
177 |
0 |
0 |
T35 |
0 |
947 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114423868 |
105159 |
0 |
0 |
T1 |
120423 |
596 |
0 |
0 |
T2 |
0 |
70 |
0 |
0 |
T3 |
0 |
934 |
0 |
0 |
T4 |
21971 |
98 |
0 |
0 |
T5 |
279 |
0 |
0 |
0 |
T6 |
1303 |
0 |
0 |
0 |
T17 |
351 |
0 |
0 |
0 |
T19 |
0 |
13 |
0 |
0 |
T24 |
535 |
0 |
0 |
0 |
T25 |
309 |
0 |
0 |
0 |
T26 |
1356 |
0 |
0 |
0 |
T27 |
1046 |
0 |
0 |
0 |
T28 |
3328 |
0 |
0 |
0 |
T29 |
0 |
33 |
0 |
0 |
T32 |
0 |
17 |
0 |
0 |
T33 |
0 |
102 |
0 |
0 |
T34 |
0 |
177 |
0 |
0 |
T35 |
0 |
947 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17807959 |
103888 |
0 |
0 |
T1 |
246430 |
596 |
0 |
0 |
T2 |
0 |
70 |
0 |
0 |
T3 |
0 |
727 |
0 |
0 |
T4 |
197 |
98 |
0 |
0 |
T5 |
85 |
0 |
0 |
0 |
T6 |
373 |
0 |
0 |
0 |
T17 |
104 |
0 |
0 |
0 |
T19 |
0 |
13 |
0 |
0 |
T24 |
157 |
0 |
0 |
0 |
T25 |
98 |
0 |
0 |
0 |
T26 |
339 |
0 |
0 |
0 |
T27 |
302 |
0 |
0 |
0 |
T28 |
809 |
0 |
0 |
0 |
T29 |
0 |
33 |
0 |
0 |
T32 |
0 |
17 |
0 |
0 |
T33 |
0 |
102 |
0 |
0 |
T34 |
0 |
177 |
0 |
0 |
T35 |
0 |
947 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491126341 |
128858 |
0 |
0 |
T1 |
505702 |
678 |
0 |
0 |
T2 |
0 |
70 |
0 |
0 |
T3 |
0 |
1186 |
0 |
0 |
T4 |
115588 |
146 |
0 |
0 |
T5 |
1217 |
0 |
0 |
0 |
T6 |
5336 |
0 |
0 |
0 |
T17 |
1502 |
0 |
0 |
0 |
T19 |
0 |
13 |
0 |
0 |
T24 |
2253 |
0 |
0 |
0 |
T25 |
1412 |
0 |
0 |
0 |
T26 |
4843 |
0 |
0 |
0 |
T27 |
4316 |
0 |
0 |
0 |
T28 |
11558 |
0 |
0 |
0 |
T29 |
0 |
33 |
0 |
0 |
T32 |
0 |
5 |
0 |
0 |
T33 |
0 |
138 |
0 |
0 |
T34 |
0 |
225 |
0 |
0 |
T35 |
0 |
1307 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18061501 |
128442 |
0 |
0 |
T1 |
246514 |
678 |
0 |
0 |
T2 |
0 |
70 |
0 |
0 |
T3 |
0 |
1186 |
0 |
0 |
T4 |
245 |
146 |
0 |
0 |
T5 |
85 |
0 |
0 |
0 |
T6 |
373 |
0 |
0 |
0 |
T17 |
104 |
0 |
0 |
0 |
T19 |
0 |
13 |
0 |
0 |
T24 |
157 |
0 |
0 |
0 |
T25 |
98 |
0 |
0 |
0 |
T26 |
339 |
0 |
0 |
0 |
T27 |
302 |
0 |
0 |
0 |
T28 |
809 |
0 |
0 |
0 |
T29 |
0 |
33 |
0 |
0 |
T32 |
0 |
5 |
0 |
0 |
T33 |
0 |
138 |
0 |
0 |
T34 |
0 |
225 |
0 |
0 |
T35 |
0 |
1307 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
235890820 |
127909 |
0 |
0 |
T1 |
242165 |
629 |
0 |
0 |
T2 |
0 |
70 |
0 |
0 |
T3 |
0 |
1174 |
0 |
0 |
T4 |
55484 |
146 |
0 |
0 |
T5 |
584 |
0 |
0 |
0 |
T6 |
2561 |
0 |
0 |
0 |
T17 |
720 |
0 |
0 |
0 |
T19 |
0 |
13 |
0 |
0 |
T24 |
1081 |
0 |
0 |
0 |
T25 |
678 |
0 |
0 |
0 |
T26 |
2324 |
0 |
0 |
0 |
T27 |
2071 |
0 |
0 |
0 |
T28 |
5547 |
0 |
0 |
0 |
T29 |
0 |
29 |
0 |
0 |
T32 |
0 |
17 |
0 |
0 |
T33 |
0 |
150 |
0 |
0 |
T34 |
0 |
237 |
0 |
0 |
T35 |
0 |
1271 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18062416 |
127560 |
0 |
0 |
T1 |
246490 |
629 |
0 |
0 |
T2 |
0 |
70 |
0 |
0 |
T3 |
0 |
1174 |
0 |
0 |
T4 |
245 |
146 |
0 |
0 |
T5 |
85 |
0 |
0 |
0 |
T6 |
373 |
0 |
0 |
0 |
T17 |
104 |
0 |
0 |
0 |
T19 |
0 |
13 |
0 |
0 |
T24 |
157 |
0 |
0 |
0 |
T25 |
98 |
0 |
0 |
0 |
T26 |
339 |
0 |
0 |
0 |
T27 |
302 |
0 |
0 |
0 |
T28 |
809 |
0 |
0 |
0 |
T29 |
0 |
29 |
0 |
0 |
T32 |
0 |
17 |
0 |
0 |
T33 |
0 |
150 |
0 |
0 |
T34 |
0 |
237 |
0 |
0 |
T35 |
0 |
1271 |
0 |
0 |