Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
T21 |
28 |
28 |
0 |
0 |
T22 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
5466268 |
5463958 |
0 |
0 |
T2 |
11055539 |
11036463 |
0 |
0 |
T5 |
40935 |
37525 |
0 |
0 |
T6 |
91089 |
87894 |
0 |
0 |
T17 |
56054 |
54051 |
0 |
0 |
T18 |
244158 |
241258 |
0 |
0 |
T19 |
92823 |
90903 |
0 |
0 |
T20 |
117386 |
114928 |
0 |
0 |
T21 |
40238 |
36289 |
0 |
0 |
T22 |
49793 |
44045 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
996169644 |
983050872 |
0 |
14490 |
T1 |
1243890 |
1243296 |
0 |
18 |
T2 |
2941536 |
2935548 |
0 |
18 |
T5 |
9762 |
8910 |
0 |
18 |
T6 |
8448 |
8088 |
0 |
18 |
T17 |
5928 |
5688 |
0 |
18 |
T18 |
5712 |
5616 |
0 |
18 |
T19 |
8622 |
8406 |
0 |
18 |
T20 |
10608 |
10326 |
0 |
18 |
T21 |
6306 |
5610 |
0 |
18 |
T22 |
11442 |
9984 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
1463877 |
1463183 |
0 |
21 |
T2 |
2398362 |
2393779 |
0 |
21 |
T5 |
10692 |
9695 |
0 |
21 |
T6 |
31936 |
30606 |
0 |
21 |
T17 |
19207 |
18344 |
0 |
21 |
T18 |
96406 |
95025 |
0 |
21 |
T19 |
32589 |
31807 |
0 |
21 |
T20 |
40087 |
39070 |
0 |
21 |
T21 |
12538 |
11170 |
0 |
21 |
T22 |
13273 |
11581 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
197610 |
0 |
0 |
T1 |
846172 |
4 |
0 |
0 |
T2 |
2398362 |
3082 |
0 |
0 |
T4 |
16503 |
0 |
0 |
0 |
T5 |
6008 |
52 |
0 |
0 |
T6 |
30528 |
117 |
0 |
0 |
T17 |
19207 |
48 |
0 |
0 |
T18 |
96406 |
12 |
0 |
0 |
T19 |
32589 |
90 |
0 |
0 |
T20 |
40087 |
126 |
0 |
0 |
T21 |
12538 |
38 |
0 |
0 |
T22 |
13273 |
93 |
0 |
0 |
T39 |
13832 |
163 |
0 |
0 |
T61 |
6777 |
96 |
0 |
0 |
T66 |
0 |
91 |
0 |
0 |
T84 |
0 |
84 |
0 |
0 |
T107 |
0 |
8 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
2758501 |
2757440 |
0 |
0 |
T2 |
5715641 |
5707109 |
0 |
0 |
T5 |
20481 |
18881 |
0 |
0 |
T6 |
50705 |
49161 |
0 |
0 |
T17 |
30919 |
29980 |
0 |
0 |
T18 |
142040 |
140578 |
0 |
0 |
T19 |
51612 |
50651 |
0 |
0 |
T20 |
66691 |
65493 |
0 |
0 |
T21 |
21394 |
19470 |
0 |
0 |
T22 |
25078 |
22441 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T6,T2,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T6,T2,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T6,T2,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T6,T2,T19 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T19 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T19 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T19 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T19 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511072462 |
507160929 |
0 |
0 |
T1 |
203075 |
202982 |
0 |
0 |
T2 |
993946 |
992226 |
0 |
0 |
T5 |
1430 |
1296 |
0 |
0 |
T6 |
5636 |
5405 |
0 |
0 |
T17 |
3543 |
3395 |
0 |
0 |
T18 |
18290 |
18032 |
0 |
0 |
T19 |
5751 |
5616 |
0 |
0 |
T20 |
7075 |
6899 |
0 |
0 |
T21 |
2020 |
1803 |
0 |
0 |
T22 |
1831 |
1600 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511072462 |
507154038 |
0 |
2415 |
T1 |
203075 |
202979 |
0 |
3 |
T2 |
993946 |
992223 |
0 |
3 |
T5 |
1430 |
1293 |
0 |
3 |
T6 |
5636 |
5402 |
0 |
3 |
T17 |
3543 |
3392 |
0 |
3 |
T18 |
18290 |
18029 |
0 |
3 |
T19 |
5751 |
5613 |
0 |
3 |
T20 |
7075 |
6896 |
0 |
3 |
T21 |
2020 |
1800 |
0 |
3 |
T22 |
1831 |
1597 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511072462 |
27812 |
0 |
0 |
T2 |
993946 |
432 |
0 |
0 |
T6 |
5636 |
36 |
0 |
0 |
T17 |
3543 |
0 |
0 |
0 |
T18 |
18290 |
0 |
0 |
0 |
T19 |
5751 |
30 |
0 |
0 |
T20 |
7075 |
27 |
0 |
0 |
T21 |
2020 |
11 |
0 |
0 |
T22 |
1831 |
26 |
0 |
0 |
T39 |
9222 |
55 |
0 |
0 |
T61 |
2213 |
45 |
0 |
0 |
T66 |
0 |
32 |
0 |
0 |
T84 |
0 |
41 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T2,T19,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T2,T19,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T2,T19,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T2,T19,T20 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T19,T20 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T19,T20 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T19,T20 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T19,T20 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163841812 |
0 |
2415 |
T1 |
207315 |
207216 |
0 |
3 |
T2 |
490256 |
489258 |
0 |
3 |
T5 |
1627 |
1485 |
0 |
3 |
T6 |
1408 |
1348 |
0 |
3 |
T17 |
988 |
948 |
0 |
3 |
T18 |
952 |
936 |
0 |
3 |
T19 |
1437 |
1401 |
0 |
3 |
T20 |
1768 |
1721 |
0 |
3 |
T21 |
1051 |
935 |
0 |
3 |
T22 |
1907 |
1664 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
17299 |
0 |
0 |
T2 |
490256 |
276 |
0 |
0 |
T4 |
16503 |
0 |
0 |
0 |
T17 |
988 |
0 |
0 |
0 |
T18 |
952 |
0 |
0 |
0 |
T19 |
1437 |
17 |
0 |
0 |
T20 |
1768 |
32 |
0 |
0 |
T21 |
1051 |
9 |
0 |
0 |
T22 |
1907 |
3 |
0 |
0 |
T39 |
2305 |
64 |
0 |
0 |
T61 |
2282 |
19 |
0 |
0 |
T66 |
0 |
37 |
0 |
0 |
T84 |
0 |
24 |
0 |
0 |
T107 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T6,T2,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T6,T2,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T6,T2,T19 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T6,T2,T19 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T19 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T19 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T19 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T19 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163841812 |
0 |
2415 |
T1 |
207315 |
207216 |
0 |
3 |
T2 |
490256 |
489258 |
0 |
3 |
T5 |
1627 |
1485 |
0 |
3 |
T6 |
1408 |
1348 |
0 |
3 |
T17 |
988 |
948 |
0 |
3 |
T18 |
952 |
936 |
0 |
3 |
T19 |
1437 |
1401 |
0 |
3 |
T20 |
1768 |
1721 |
0 |
3 |
T21 |
1051 |
935 |
0 |
3 |
T22 |
1907 |
1664 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
19807 |
0 |
0 |
T2 |
490256 |
278 |
0 |
0 |
T6 |
1408 |
33 |
0 |
0 |
T17 |
988 |
0 |
0 |
0 |
T18 |
952 |
0 |
0 |
0 |
T19 |
1437 |
11 |
0 |
0 |
T20 |
1768 |
29 |
0 |
0 |
T21 |
1051 |
4 |
0 |
0 |
T22 |
1907 |
22 |
0 |
0 |
T39 |
2305 |
44 |
0 |
0 |
T61 |
2282 |
32 |
0 |
0 |
T66 |
0 |
22 |
0 |
0 |
T84 |
0 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
542378465 |
0 |
0 |
T1 |
211543 |
211503 |
0 |
0 |
T2 |
105976 |
105852 |
0 |
0 |
T5 |
1502 |
1419 |
0 |
0 |
T6 |
5871 |
5773 |
0 |
0 |
T17 |
3422 |
3382 |
0 |
0 |
T18 |
19053 |
18927 |
0 |
0 |
T19 |
5991 |
5908 |
0 |
0 |
T20 |
7369 |
7286 |
0 |
0 |
T21 |
2104 |
1964 |
0 |
0 |
T22 |
1907 |
1810 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
542378465 |
0 |
0 |
T1 |
211543 |
211503 |
0 |
0 |
T2 |
105976 |
105852 |
0 |
0 |
T5 |
1502 |
1419 |
0 |
0 |
T6 |
5871 |
5773 |
0 |
0 |
T17 |
3422 |
3382 |
0 |
0 |
T18 |
19053 |
18927 |
0 |
0 |
T19 |
5991 |
5908 |
0 |
0 |
T20 |
7369 |
7286 |
0 |
0 |
T21 |
2104 |
1964 |
0 |
0 |
T22 |
1907 |
1810 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511072462 |
509128856 |
0 |
0 |
T1 |
203075 |
203037 |
0 |
0 |
T2 |
993946 |
992968 |
0 |
0 |
T5 |
1430 |
1351 |
0 |
0 |
T6 |
5636 |
5543 |
0 |
0 |
T17 |
3543 |
3505 |
0 |
0 |
T18 |
18290 |
18169 |
0 |
0 |
T19 |
5751 |
5671 |
0 |
0 |
T20 |
7075 |
6995 |
0 |
0 |
T21 |
2020 |
1885 |
0 |
0 |
T22 |
1831 |
1738 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511072462 |
509128856 |
0 |
0 |
T1 |
203075 |
203037 |
0 |
0 |
T2 |
993946 |
992968 |
0 |
0 |
T5 |
1430 |
1351 |
0 |
0 |
T6 |
5636 |
5543 |
0 |
0 |
T17 |
3543 |
3505 |
0 |
0 |
T18 |
18290 |
18169 |
0 |
0 |
T19 |
5751 |
5671 |
0 |
0 |
T20 |
7075 |
6995 |
0 |
0 |
T21 |
2020 |
1885 |
0 |
0 |
T22 |
1831 |
1738 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
255359622 |
255359622 |
0 |
0 |
T1 |
101519 |
101519 |
0 |
0 |
T2 |
496693 |
496693 |
0 |
0 |
T5 |
676 |
676 |
0 |
0 |
T6 |
2966 |
2966 |
0 |
0 |
T17 |
1753 |
1753 |
0 |
0 |
T18 |
9085 |
9085 |
0 |
0 |
T19 |
2939 |
2939 |
0 |
0 |
T20 |
5752 |
5752 |
0 |
0 |
T21 |
1025 |
1025 |
0 |
0 |
T22 |
903 |
903 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
255359622 |
255359622 |
0 |
0 |
T1 |
101519 |
101519 |
0 |
0 |
T2 |
496693 |
496693 |
0 |
0 |
T5 |
676 |
676 |
0 |
0 |
T6 |
2966 |
2966 |
0 |
0 |
T17 |
1753 |
1753 |
0 |
0 |
T18 |
9085 |
9085 |
0 |
0 |
T19 |
2939 |
2939 |
0 |
0 |
T20 |
5752 |
5752 |
0 |
0 |
T21 |
1025 |
1025 |
0 |
0 |
T22 |
903 |
903 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127679182 |
127679182 |
0 |
0 |
T1 |
50759 |
50759 |
0 |
0 |
T2 |
248345 |
248345 |
0 |
0 |
T5 |
338 |
338 |
0 |
0 |
T6 |
1482 |
1482 |
0 |
0 |
T17 |
876 |
876 |
0 |
0 |
T18 |
4542 |
4542 |
0 |
0 |
T19 |
1469 |
1469 |
0 |
0 |
T20 |
2874 |
2874 |
0 |
0 |
T21 |
513 |
513 |
0 |
0 |
T22 |
452 |
452 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127679182 |
127679182 |
0 |
0 |
T1 |
50759 |
50759 |
0 |
0 |
T2 |
248345 |
248345 |
0 |
0 |
T5 |
338 |
338 |
0 |
0 |
T6 |
1482 |
1482 |
0 |
0 |
T17 |
876 |
876 |
0 |
0 |
T18 |
4542 |
4542 |
0 |
0 |
T19 |
1469 |
1469 |
0 |
0 |
T20 |
2874 |
2874 |
0 |
0 |
T21 |
513 |
513 |
0 |
0 |
T22 |
452 |
452 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
261426203 |
260445294 |
0 |
0 |
T1 |
101543 |
101524 |
0 |
0 |
T2 |
505241 |
504645 |
0 |
0 |
T5 |
765 |
725 |
0 |
0 |
T6 |
2818 |
2771 |
0 |
0 |
T17 |
1709 |
1690 |
0 |
0 |
T18 |
9146 |
9085 |
0 |
0 |
T19 |
2876 |
2836 |
0 |
0 |
T20 |
3537 |
3498 |
0 |
0 |
T21 |
1010 |
943 |
0 |
0 |
T22 |
915 |
868 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
261426203 |
260445294 |
0 |
0 |
T1 |
101543 |
101524 |
0 |
0 |
T2 |
505241 |
504645 |
0 |
0 |
T5 |
765 |
725 |
0 |
0 |
T6 |
2818 |
2771 |
0 |
0 |
T17 |
1709 |
1690 |
0 |
0 |
T18 |
9146 |
9085 |
0 |
0 |
T19 |
2876 |
2836 |
0 |
0 |
T20 |
3537 |
3498 |
0 |
0 |
T21 |
1010 |
943 |
0 |
0 |
T22 |
915 |
868 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163841812 |
0 |
2415 |
T1 |
207315 |
207216 |
0 |
3 |
T2 |
490256 |
489258 |
0 |
3 |
T5 |
1627 |
1485 |
0 |
3 |
T6 |
1408 |
1348 |
0 |
3 |
T17 |
988 |
948 |
0 |
3 |
T18 |
952 |
936 |
0 |
3 |
T19 |
1437 |
1401 |
0 |
3 |
T20 |
1768 |
1721 |
0 |
3 |
T21 |
1051 |
935 |
0 |
3 |
T22 |
1907 |
1664 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163841812 |
0 |
2415 |
T1 |
207315 |
207216 |
0 |
3 |
T2 |
490256 |
489258 |
0 |
3 |
T5 |
1627 |
1485 |
0 |
3 |
T6 |
1408 |
1348 |
0 |
3 |
T17 |
988 |
948 |
0 |
3 |
T18 |
952 |
936 |
0 |
3 |
T19 |
1437 |
1401 |
0 |
3 |
T20 |
1768 |
1721 |
0 |
3 |
T21 |
1051 |
935 |
0 |
3 |
T22 |
1907 |
1664 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163841812 |
0 |
2415 |
T1 |
207315 |
207216 |
0 |
3 |
T2 |
490256 |
489258 |
0 |
3 |
T5 |
1627 |
1485 |
0 |
3 |
T6 |
1408 |
1348 |
0 |
3 |
T17 |
988 |
948 |
0 |
3 |
T18 |
952 |
936 |
0 |
3 |
T19 |
1437 |
1401 |
0 |
3 |
T20 |
1768 |
1721 |
0 |
3 |
T21 |
1051 |
935 |
0 |
3 |
T22 |
1907 |
1664 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163841812 |
0 |
2415 |
T1 |
207315 |
207216 |
0 |
3 |
T2 |
490256 |
489258 |
0 |
3 |
T5 |
1627 |
1485 |
0 |
3 |
T6 |
1408 |
1348 |
0 |
3 |
T17 |
988 |
948 |
0 |
3 |
T18 |
952 |
936 |
0 |
3 |
T19 |
1437 |
1401 |
0 |
3 |
T20 |
1768 |
1721 |
0 |
3 |
T21 |
1051 |
935 |
0 |
3 |
T22 |
1907 |
1664 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163841812 |
0 |
2415 |
T1 |
207315 |
207216 |
0 |
3 |
T2 |
490256 |
489258 |
0 |
3 |
T5 |
1627 |
1485 |
0 |
3 |
T6 |
1408 |
1348 |
0 |
3 |
T17 |
988 |
948 |
0 |
3 |
T18 |
952 |
936 |
0 |
3 |
T19 |
1437 |
1401 |
0 |
3 |
T20 |
1768 |
1721 |
0 |
3 |
T21 |
1051 |
935 |
0 |
3 |
T22 |
1907 |
1664 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163841812 |
0 |
2415 |
T1 |
207315 |
207216 |
0 |
3 |
T2 |
490256 |
489258 |
0 |
3 |
T5 |
1627 |
1485 |
0 |
3 |
T6 |
1408 |
1348 |
0 |
3 |
T17 |
988 |
948 |
0 |
3 |
T18 |
952 |
936 |
0 |
3 |
T19 |
1437 |
1401 |
0 |
3 |
T20 |
1768 |
1721 |
0 |
3 |
T21 |
1051 |
935 |
0 |
3 |
T22 |
1907 |
1664 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
166028274 |
163848903 |
0 |
0 |
T1 |
207315 |
207219 |
0 |
0 |
T2 |
490256 |
489261 |
0 |
0 |
T5 |
1627 |
1488 |
0 |
0 |
T6 |
1408 |
1351 |
0 |
0 |
T17 |
988 |
951 |
0 |
0 |
T18 |
952 |
939 |
0 |
0 |
T19 |
1437 |
1404 |
0 |
0 |
T20 |
1768 |
1724 |
0 |
0 |
T21 |
1051 |
938 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
540305582 |
0 |
0 |
T1 |
211543 |
211446 |
0 |
0 |
T2 |
105976 |
105760 |
0 |
0 |
T5 |
1502 |
1361 |
0 |
0 |
T6 |
5871 |
5630 |
0 |
0 |
T17 |
3422 |
3267 |
0 |
0 |
T18 |
19053 |
18784 |
0 |
0 |
T19 |
5991 |
5851 |
0 |
0 |
T20 |
7369 |
7186 |
0 |
0 |
T21 |
2104 |
1878 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
540298650 |
0 |
2415 |
T1 |
211543 |
211443 |
0 |
3 |
T2 |
105976 |
105760 |
0 |
3 |
T5 |
1502 |
1358 |
0 |
3 |
T6 |
5871 |
5627 |
0 |
3 |
T17 |
3422 |
3264 |
0 |
3 |
T18 |
19053 |
18781 |
0 |
3 |
T19 |
5991 |
5848 |
0 |
3 |
T20 |
7369 |
7183 |
0 |
3 |
T21 |
2104 |
1875 |
0 |
3 |
T22 |
1907 |
1664 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
33217 |
0 |
0 |
T1 |
211543 |
1 |
0 |
0 |
T2 |
105976 |
572 |
0 |
0 |
T5 |
1502 |
17 |
0 |
0 |
T6 |
5871 |
10 |
0 |
0 |
T17 |
3422 |
17 |
0 |
0 |
T18 |
19053 |
3 |
0 |
0 |
T19 |
5991 |
5 |
0 |
0 |
T20 |
7369 |
6 |
0 |
0 |
T21 |
2104 |
2 |
0 |
0 |
T22 |
1907 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
540305582 |
0 |
0 |
T1 |
211543 |
211446 |
0 |
0 |
T2 |
105976 |
105760 |
0 |
0 |
T5 |
1502 |
1361 |
0 |
0 |
T6 |
5871 |
5630 |
0 |
0 |
T17 |
3422 |
3267 |
0 |
0 |
T18 |
19053 |
18784 |
0 |
0 |
T19 |
5991 |
5851 |
0 |
0 |
T20 |
7369 |
7186 |
0 |
0 |
T21 |
2104 |
1878 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
540305582 |
0 |
0 |
T1 |
211543 |
211446 |
0 |
0 |
T2 |
105976 |
105760 |
0 |
0 |
T5 |
1502 |
1361 |
0 |
0 |
T6 |
5871 |
5630 |
0 |
0 |
T17 |
3422 |
3267 |
0 |
0 |
T18 |
19053 |
18784 |
0 |
0 |
T19 |
5991 |
5851 |
0 |
0 |
T20 |
7369 |
7186 |
0 |
0 |
T21 |
2104 |
1878 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
540305582 |
0 |
0 |
T1 |
211543 |
211446 |
0 |
0 |
T2 |
105976 |
105760 |
0 |
0 |
T5 |
1502 |
1361 |
0 |
0 |
T6 |
5871 |
5630 |
0 |
0 |
T17 |
3422 |
3267 |
0 |
0 |
T18 |
19053 |
18784 |
0 |
0 |
T19 |
5991 |
5851 |
0 |
0 |
T20 |
7369 |
7186 |
0 |
0 |
T21 |
2104 |
1878 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
540298650 |
0 |
2415 |
T1 |
211543 |
211443 |
0 |
3 |
T2 |
105976 |
105760 |
0 |
3 |
T5 |
1502 |
1358 |
0 |
3 |
T6 |
5871 |
5627 |
0 |
3 |
T17 |
3422 |
3264 |
0 |
3 |
T18 |
19053 |
18781 |
0 |
3 |
T19 |
5991 |
5848 |
0 |
3 |
T20 |
7369 |
7183 |
0 |
3 |
T21 |
2104 |
1875 |
0 |
3 |
T22 |
1907 |
1664 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
33070 |
0 |
0 |
T1 |
211543 |
1 |
0 |
0 |
T2 |
105976 |
505 |
0 |
0 |
T5 |
1502 |
9 |
0 |
0 |
T6 |
5871 |
10 |
0 |
0 |
T17 |
3422 |
13 |
0 |
0 |
T18 |
19053 |
3 |
0 |
0 |
T19 |
5991 |
11 |
0 |
0 |
T20 |
7369 |
8 |
0 |
0 |
T21 |
2104 |
4 |
0 |
0 |
T22 |
1907 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
540305582 |
0 |
0 |
T1 |
211543 |
211446 |
0 |
0 |
T2 |
105976 |
105760 |
0 |
0 |
T5 |
1502 |
1361 |
0 |
0 |
T6 |
5871 |
5630 |
0 |
0 |
T17 |
3422 |
3267 |
0 |
0 |
T18 |
19053 |
18784 |
0 |
0 |
T19 |
5991 |
5851 |
0 |
0 |
T20 |
7369 |
7186 |
0 |
0 |
T21 |
2104 |
1878 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
540305582 |
0 |
0 |
T1 |
211543 |
211446 |
0 |
0 |
T2 |
105976 |
105760 |
0 |
0 |
T5 |
1502 |
1361 |
0 |
0 |
T6 |
5871 |
5630 |
0 |
0 |
T17 |
3422 |
3267 |
0 |
0 |
T18 |
19053 |
18784 |
0 |
0 |
T19 |
5991 |
5851 |
0 |
0 |
T20 |
7369 |
7186 |
0 |
0 |
T21 |
2104 |
1878 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
540305582 |
0 |
0 |
T1 |
211543 |
211446 |
0 |
0 |
T2 |
105976 |
105760 |
0 |
0 |
T5 |
1502 |
1361 |
0 |
0 |
T6 |
5871 |
5630 |
0 |
0 |
T17 |
3422 |
3267 |
0 |
0 |
T18 |
19053 |
18784 |
0 |
0 |
T19 |
5991 |
5851 |
0 |
0 |
T20 |
7369 |
7186 |
0 |
0 |
T21 |
2104 |
1878 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
540298650 |
0 |
2415 |
T1 |
211543 |
211443 |
0 |
3 |
T2 |
105976 |
105760 |
0 |
3 |
T5 |
1502 |
1358 |
0 |
3 |
T6 |
5871 |
5627 |
0 |
3 |
T17 |
3422 |
3264 |
0 |
3 |
T18 |
19053 |
18781 |
0 |
3 |
T19 |
5991 |
5848 |
0 |
3 |
T20 |
7369 |
7183 |
0 |
3 |
T21 |
2104 |
1875 |
0 |
3 |
T22 |
1907 |
1664 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
33221 |
0 |
0 |
T1 |
211543 |
1 |
0 |
0 |
T2 |
105976 |
499 |
0 |
0 |
T5 |
1502 |
17 |
0 |
0 |
T6 |
5871 |
12 |
0 |
0 |
T17 |
3422 |
9 |
0 |
0 |
T18 |
19053 |
3 |
0 |
0 |
T19 |
5991 |
3 |
0 |
0 |
T20 |
7369 |
8 |
0 |
0 |
T21 |
2104 |
2 |
0 |
0 |
T22 |
1907 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
540305582 |
0 |
0 |
T1 |
211543 |
211446 |
0 |
0 |
T2 |
105976 |
105760 |
0 |
0 |
T5 |
1502 |
1361 |
0 |
0 |
T6 |
5871 |
5630 |
0 |
0 |
T17 |
3422 |
3267 |
0 |
0 |
T18 |
19053 |
18784 |
0 |
0 |
T19 |
5991 |
5851 |
0 |
0 |
T20 |
7369 |
7186 |
0 |
0 |
T21 |
2104 |
1878 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
540305582 |
0 |
0 |
T1 |
211543 |
211446 |
0 |
0 |
T2 |
105976 |
105760 |
0 |
0 |
T5 |
1502 |
1361 |
0 |
0 |
T6 |
5871 |
5630 |
0 |
0 |
T17 |
3422 |
3267 |
0 |
0 |
T18 |
19053 |
18784 |
0 |
0 |
T19 |
5991 |
5851 |
0 |
0 |
T20 |
7369 |
7186 |
0 |
0 |
T21 |
2104 |
1878 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T1,T5,T6 |
1 | Covered | T1,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T6 |
0 |
Covered |
T1,T5,T6 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
540305582 |
0 |
0 |
T1 |
211543 |
211446 |
0 |
0 |
T2 |
105976 |
105760 |
0 |
0 |
T5 |
1502 |
1361 |
0 |
0 |
T6 |
5871 |
5630 |
0 |
0 |
T17 |
3422 |
3267 |
0 |
0 |
T18 |
19053 |
18784 |
0 |
0 |
T19 |
5991 |
5851 |
0 |
0 |
T20 |
7369 |
7186 |
0 |
0 |
T21 |
2104 |
1878 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
540298650 |
0 |
2415 |
T1 |
211543 |
211443 |
0 |
3 |
T2 |
105976 |
105760 |
0 |
3 |
T5 |
1502 |
1358 |
0 |
3 |
T6 |
5871 |
5627 |
0 |
3 |
T17 |
3422 |
3264 |
0 |
3 |
T18 |
19053 |
18781 |
0 |
3 |
T19 |
5991 |
5848 |
0 |
3 |
T20 |
7369 |
7183 |
0 |
3 |
T21 |
2104 |
1875 |
0 |
3 |
T22 |
1907 |
1664 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
33184 |
0 |
0 |
T1 |
211543 |
1 |
0 |
0 |
T2 |
105976 |
520 |
0 |
0 |
T5 |
1502 |
9 |
0 |
0 |
T6 |
5871 |
16 |
0 |
0 |
T17 |
3422 |
9 |
0 |
0 |
T18 |
19053 |
3 |
0 |
0 |
T19 |
5991 |
13 |
0 |
0 |
T20 |
7369 |
16 |
0 |
0 |
T21 |
2104 |
6 |
0 |
0 |
T22 |
1907 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
540305582 |
0 |
0 |
T1 |
211543 |
211446 |
0 |
0 |
T2 |
105976 |
105760 |
0 |
0 |
T5 |
1502 |
1361 |
0 |
0 |
T6 |
5871 |
5630 |
0 |
0 |
T17 |
3422 |
3267 |
0 |
0 |
T18 |
19053 |
18784 |
0 |
0 |
T19 |
5991 |
5851 |
0 |
0 |
T20 |
7369 |
7186 |
0 |
0 |
T21 |
2104 |
1878 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
544414618 |
540305582 |
0 |
0 |
T1 |
211543 |
211446 |
0 |
0 |
T2 |
105976 |
105760 |
0 |
0 |
T5 |
1502 |
1361 |
0 |
0 |
T6 |
5871 |
5630 |
0 |
0 |
T17 |
3422 |
3267 |
0 |
0 |
T18 |
19053 |
18784 |
0 |
0 |
T19 |
5991 |
5851 |
0 |
0 |
T20 |
7369 |
7186 |
0 |
0 |
T21 |
2104 |
1878 |
0 |
0 |
T22 |
1907 |
1667 |
0 |
0 |