Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22540 |
22540 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T15 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6454193 |
6446229 |
0 |
0 |
T2 |
1998256 |
1996616 |
0 |
0 |
T4 |
53152 |
50629 |
0 |
0 |
T5 |
73530 |
70155 |
0 |
0 |
T15 |
86757 |
82982 |
0 |
0 |
T16 |
77003 |
69247 |
0 |
0 |
T17 |
38733 |
34189 |
0 |
0 |
T18 |
57414 |
54654 |
0 |
0 |
T19 |
54595 |
51703 |
0 |
0 |
T20 |
68648 |
62787 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1009353990 |
994276170 |
0 |
14490 |
T1 |
686460 |
685470 |
0 |
18 |
T2 |
313536 |
313230 |
0 |
18 |
T4 |
5046 |
4770 |
0 |
18 |
T5 |
11544 |
10938 |
0 |
18 |
T15 |
13272 |
12606 |
0 |
18 |
T16 |
17466 |
15534 |
0 |
18 |
T17 |
8904 |
7788 |
0 |
18 |
T18 |
5340 |
5022 |
0 |
18 |
T19 |
8220 |
7722 |
0 |
18 |
T20 |
15126 |
13704 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16905 |
T1 |
2218242 |
2215031 |
0 |
21 |
T2 |
622898 |
622299 |
0 |
21 |
T4 |
18634 |
17615 |
0 |
21 |
T5 |
22945 |
21750 |
0 |
21 |
T15 |
27284 |
25926 |
0 |
21 |
T16 |
20706 |
18415 |
0 |
21 |
T17 |
10330 |
9035 |
0 |
21 |
T18 |
20197 |
19028 |
0 |
21 |
T19 |
17255 |
16166 |
0 |
21 |
T20 |
18638 |
16888 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
197752 |
0 |
0 |
T1 |
2218242 |
329 |
0 |
0 |
T2 |
622898 |
4 |
0 |
0 |
T3 |
0 |
879 |
0 |
0 |
T4 |
13636 |
24 |
0 |
0 |
T5 |
22945 |
12 |
0 |
0 |
T8 |
0 |
257 |
0 |
0 |
T15 |
27284 |
132 |
0 |
0 |
T16 |
20706 |
85 |
0 |
0 |
T17 |
10330 |
32 |
0 |
0 |
T18 |
20197 |
12 |
0 |
0 |
T19 |
17255 |
68 |
0 |
0 |
T20 |
18638 |
226 |
0 |
0 |
T21 |
10207 |
0 |
0 |
0 |
T32 |
0 |
114 |
0 |
0 |
T55 |
0 |
140 |
0 |
0 |
T61 |
0 |
83 |
0 |
0 |
T62 |
0 |
65 |
0 |
0 |
T63 |
0 |
98 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
3549491 |
3545572 |
0 |
0 |
T2 |
1061822 |
1061048 |
0 |
0 |
T4 |
29472 |
28205 |
0 |
0 |
T5 |
39041 |
37428 |
0 |
0 |
T15 |
46201 |
44411 |
0 |
0 |
T16 |
38831 |
35220 |
0 |
0 |
T17 |
19499 |
17327 |
0 |
0 |
T18 |
31877 |
30565 |
0 |
0 |
T19 |
29120 |
27776 |
0 |
0 |
T20 |
34884 |
32156 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T1,T17,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T1,T17,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T1,T17,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T1,T17,T20 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T20 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T20 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T20 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T20 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457385032 |
453049813 |
0 |
0 |
T1 |
366458 |
365913 |
0 |
0 |
T2 |
100330 |
100236 |
0 |
0 |
T4 |
3316 |
3140 |
0 |
0 |
T5 |
3697 |
3507 |
0 |
0 |
T15 |
4424 |
4207 |
0 |
0 |
T16 |
2880 |
2567 |
0 |
0 |
T17 |
1426 |
1250 |
0 |
0 |
T18 |
3565 |
3361 |
0 |
0 |
T19 |
2767 |
2591 |
0 |
0 |
T20 |
2632 |
2387 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457385032 |
453043186 |
0 |
2415 |
T1 |
366458 |
365901 |
0 |
3 |
T2 |
100330 |
100233 |
0 |
3 |
T4 |
3316 |
3137 |
0 |
3 |
T5 |
3697 |
3504 |
0 |
3 |
T15 |
4424 |
4204 |
0 |
3 |
T16 |
2880 |
2561 |
0 |
3 |
T17 |
1426 |
1247 |
0 |
3 |
T18 |
3565 |
3358 |
0 |
3 |
T19 |
2767 |
2588 |
0 |
3 |
T20 |
2632 |
2384 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457385032 |
28252 |
0 |
0 |
T1 |
366458 |
79 |
0 |
0 |
T2 |
100330 |
0 |
0 |
0 |
T3 |
0 |
364 |
0 |
0 |
T5 |
3697 |
0 |
0 |
0 |
T8 |
0 |
106 |
0 |
0 |
T15 |
4424 |
0 |
0 |
0 |
T16 |
2880 |
0 |
0 |
0 |
T17 |
1426 |
6 |
0 |
0 |
T18 |
3565 |
0 |
0 |
0 |
T19 |
2767 |
0 |
0 |
0 |
T20 |
2632 |
92 |
0 |
0 |
T21 |
7737 |
0 |
0 |
0 |
T32 |
0 |
56 |
0 |
0 |
T55 |
0 |
77 |
0 |
0 |
T61 |
0 |
45 |
0 |
0 |
T62 |
0 |
28 |
0 |
0 |
T63 |
0 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T1,T17,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T1,T17,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T1,T17,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T1,T17,T20 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T20 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T20 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T20 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T20 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165712695 |
0 |
2415 |
T1 |
114410 |
114245 |
0 |
3 |
T2 |
52256 |
52205 |
0 |
3 |
T4 |
841 |
795 |
0 |
3 |
T5 |
1924 |
1823 |
0 |
3 |
T15 |
2212 |
2101 |
0 |
3 |
T16 |
2911 |
2589 |
0 |
3 |
T17 |
1484 |
1298 |
0 |
3 |
T18 |
890 |
837 |
0 |
3 |
T19 |
1370 |
1287 |
0 |
3 |
T20 |
2521 |
2284 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
17476 |
0 |
0 |
T1 |
114410 |
42 |
0 |
0 |
T2 |
52256 |
0 |
0 |
0 |
T3 |
0 |
241 |
0 |
0 |
T5 |
1924 |
0 |
0 |
0 |
T8 |
0 |
73 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
2911 |
0 |
0 |
0 |
T17 |
1484 |
6 |
0 |
0 |
T18 |
890 |
0 |
0 |
0 |
T19 |
1370 |
0 |
0 |
0 |
T20 |
2521 |
36 |
0 |
0 |
T21 |
1235 |
0 |
0 |
0 |
T32 |
0 |
37 |
0 |
0 |
T55 |
0 |
34 |
0 |
0 |
T61 |
0 |
19 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T1,T17,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T1,T17,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T1,T17,T20 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T1,T17,T20 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T20 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T20 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T20 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T17,T20 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165712695 |
0 |
2415 |
T1 |
114410 |
114245 |
0 |
3 |
T2 |
52256 |
52205 |
0 |
3 |
T4 |
841 |
795 |
0 |
3 |
T5 |
1924 |
1823 |
0 |
3 |
T15 |
2212 |
2101 |
0 |
3 |
T16 |
2911 |
2589 |
0 |
3 |
T17 |
1484 |
1298 |
0 |
3 |
T18 |
890 |
837 |
0 |
3 |
T19 |
1370 |
1287 |
0 |
3 |
T20 |
2521 |
2284 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
20129 |
0 |
0 |
T1 |
114410 |
59 |
0 |
0 |
T2 |
52256 |
0 |
0 |
0 |
T3 |
0 |
274 |
0 |
0 |
T5 |
1924 |
0 |
0 |
0 |
T8 |
0 |
78 |
0 |
0 |
T15 |
2212 |
0 |
0 |
0 |
T16 |
2911 |
0 |
0 |
0 |
T17 |
1484 |
6 |
0 |
0 |
T18 |
890 |
0 |
0 |
0 |
T19 |
1370 |
0 |
0 |
0 |
T20 |
2521 |
36 |
0 |
0 |
T21 |
1235 |
0 |
0 |
0 |
T32 |
0 |
21 |
0 |
0 |
T55 |
0 |
29 |
0 |
0 |
T61 |
0 |
19 |
0 |
0 |
T62 |
0 |
17 |
0 |
0 |
T63 |
0 |
39 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
484795186 |
0 |
0 |
T1 |
405741 |
405444 |
0 |
0 |
T2 |
104514 |
104474 |
0 |
0 |
T4 |
3409 |
3297 |
0 |
0 |
T5 |
3850 |
3753 |
0 |
0 |
T15 |
4609 |
4511 |
0 |
0 |
T16 |
3001 |
2832 |
0 |
0 |
T17 |
1484 |
1344 |
0 |
0 |
T18 |
3713 |
3644 |
0 |
0 |
T19 |
2937 |
2882 |
0 |
0 |
T20 |
2741 |
2615 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
484795186 |
0 |
0 |
T1 |
405741 |
405444 |
0 |
0 |
T2 |
104514 |
104474 |
0 |
0 |
T4 |
3409 |
3297 |
0 |
0 |
T5 |
3850 |
3753 |
0 |
0 |
T15 |
4609 |
4511 |
0 |
0 |
T16 |
3001 |
2832 |
0 |
0 |
T17 |
1484 |
1344 |
0 |
0 |
T18 |
3713 |
3644 |
0 |
0 |
T19 |
2937 |
2882 |
0 |
0 |
T20 |
2741 |
2615 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457385032 |
455201295 |
0 |
0 |
T1 |
366458 |
366173 |
0 |
0 |
T2 |
100330 |
100291 |
0 |
0 |
T4 |
3316 |
3209 |
0 |
0 |
T5 |
3697 |
3603 |
0 |
0 |
T15 |
4424 |
4330 |
0 |
0 |
T16 |
2880 |
2719 |
0 |
0 |
T17 |
1426 |
1291 |
0 |
0 |
T18 |
3565 |
3499 |
0 |
0 |
T19 |
2767 |
2715 |
0 |
0 |
T20 |
2632 |
2511 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
457385032 |
455201295 |
0 |
0 |
T1 |
366458 |
366173 |
0 |
0 |
T2 |
100330 |
100291 |
0 |
0 |
T4 |
3316 |
3209 |
0 |
0 |
T5 |
3697 |
3603 |
0 |
0 |
T15 |
4424 |
4330 |
0 |
0 |
T16 |
2880 |
2719 |
0 |
0 |
T17 |
1426 |
1291 |
0 |
0 |
T18 |
3565 |
3499 |
0 |
0 |
T19 |
2767 |
2715 |
0 |
0 |
T20 |
2632 |
2511 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
229938236 |
229938236 |
0 |
0 |
T1 |
183993 |
183993 |
0 |
0 |
T2 |
50146 |
50146 |
0 |
0 |
T4 |
1605 |
1605 |
0 |
0 |
T5 |
1802 |
1802 |
0 |
0 |
T15 |
2165 |
2165 |
0 |
0 |
T16 |
1360 |
1360 |
0 |
0 |
T17 |
691 |
691 |
0 |
0 |
T18 |
1750 |
1750 |
0 |
0 |
T19 |
1358 |
1358 |
0 |
0 |
T20 |
1404 |
1404 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
229938236 |
229938236 |
0 |
0 |
T1 |
183993 |
183993 |
0 |
0 |
T2 |
50146 |
50146 |
0 |
0 |
T4 |
1605 |
1605 |
0 |
0 |
T5 |
1802 |
1802 |
0 |
0 |
T15 |
2165 |
2165 |
0 |
0 |
T16 |
1360 |
1360 |
0 |
0 |
T17 |
691 |
691 |
0 |
0 |
T18 |
1750 |
1750 |
0 |
0 |
T19 |
1358 |
1358 |
0 |
0 |
T20 |
1404 |
1404 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114968483 |
114968483 |
0 |
0 |
T1 |
91996 |
91996 |
0 |
0 |
T2 |
25073 |
25073 |
0 |
0 |
T4 |
802 |
802 |
0 |
0 |
T5 |
901 |
901 |
0 |
0 |
T15 |
1083 |
1083 |
0 |
0 |
T16 |
680 |
680 |
0 |
0 |
T17 |
345 |
345 |
0 |
0 |
T18 |
875 |
875 |
0 |
0 |
T19 |
679 |
679 |
0 |
0 |
T20 |
701 |
701 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114968483 |
114968483 |
0 |
0 |
T1 |
91996 |
91996 |
0 |
0 |
T2 |
25073 |
25073 |
0 |
0 |
T4 |
802 |
802 |
0 |
0 |
T5 |
901 |
901 |
0 |
0 |
T15 |
1083 |
1083 |
0 |
0 |
T16 |
680 |
680 |
0 |
0 |
T17 |
345 |
345 |
0 |
0 |
T18 |
875 |
875 |
0 |
0 |
T19 |
679 |
679 |
0 |
0 |
T20 |
701 |
701 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233936852 |
232830542 |
0 |
0 |
T1 |
191879 |
191736 |
0 |
0 |
T2 |
50167 |
50148 |
0 |
0 |
T4 |
1658 |
1604 |
0 |
0 |
T5 |
1847 |
1801 |
0 |
0 |
T15 |
2212 |
2166 |
0 |
0 |
T16 |
1440 |
1359 |
0 |
0 |
T17 |
713 |
646 |
0 |
0 |
T18 |
1782 |
1749 |
0 |
0 |
T19 |
1411 |
1386 |
0 |
0 |
T20 |
1316 |
1255 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233936852 |
232830542 |
0 |
0 |
T1 |
191879 |
191736 |
0 |
0 |
T2 |
50167 |
50148 |
0 |
0 |
T4 |
1658 |
1604 |
0 |
0 |
T5 |
1847 |
1801 |
0 |
0 |
T15 |
2212 |
2166 |
0 |
0 |
T16 |
1440 |
1359 |
0 |
0 |
T17 |
713 |
646 |
0 |
0 |
T18 |
1782 |
1749 |
0 |
0 |
T19 |
1411 |
1386 |
0 |
0 |
T20 |
1316 |
1255 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165712695 |
0 |
2415 |
T1 |
114410 |
114245 |
0 |
3 |
T2 |
52256 |
52205 |
0 |
3 |
T4 |
841 |
795 |
0 |
3 |
T5 |
1924 |
1823 |
0 |
3 |
T15 |
2212 |
2101 |
0 |
3 |
T16 |
2911 |
2589 |
0 |
3 |
T17 |
1484 |
1298 |
0 |
3 |
T18 |
890 |
837 |
0 |
3 |
T19 |
1370 |
1287 |
0 |
3 |
T20 |
2521 |
2284 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165712695 |
0 |
2415 |
T1 |
114410 |
114245 |
0 |
3 |
T2 |
52256 |
52205 |
0 |
3 |
T4 |
841 |
795 |
0 |
3 |
T5 |
1924 |
1823 |
0 |
3 |
T15 |
2212 |
2101 |
0 |
3 |
T16 |
2911 |
2589 |
0 |
3 |
T17 |
1484 |
1298 |
0 |
3 |
T18 |
890 |
837 |
0 |
3 |
T19 |
1370 |
1287 |
0 |
3 |
T20 |
2521 |
2284 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165712695 |
0 |
2415 |
T1 |
114410 |
114245 |
0 |
3 |
T2 |
52256 |
52205 |
0 |
3 |
T4 |
841 |
795 |
0 |
3 |
T5 |
1924 |
1823 |
0 |
3 |
T15 |
2212 |
2101 |
0 |
3 |
T16 |
2911 |
2589 |
0 |
3 |
T17 |
1484 |
1298 |
0 |
3 |
T18 |
890 |
837 |
0 |
3 |
T19 |
1370 |
1287 |
0 |
3 |
T20 |
2521 |
2284 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165712695 |
0 |
2415 |
T1 |
114410 |
114245 |
0 |
3 |
T2 |
52256 |
52205 |
0 |
3 |
T4 |
841 |
795 |
0 |
3 |
T5 |
1924 |
1823 |
0 |
3 |
T15 |
2212 |
2101 |
0 |
3 |
T16 |
2911 |
2589 |
0 |
3 |
T17 |
1484 |
1298 |
0 |
3 |
T18 |
890 |
837 |
0 |
3 |
T19 |
1370 |
1287 |
0 |
3 |
T20 |
2521 |
2284 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165712695 |
0 |
2415 |
T1 |
114410 |
114245 |
0 |
3 |
T2 |
52256 |
52205 |
0 |
3 |
T4 |
841 |
795 |
0 |
3 |
T5 |
1924 |
1823 |
0 |
3 |
T15 |
2212 |
2101 |
0 |
3 |
T16 |
2911 |
2589 |
0 |
3 |
T17 |
1484 |
1298 |
0 |
3 |
T18 |
890 |
837 |
0 |
3 |
T19 |
1370 |
1287 |
0 |
3 |
T20 |
2521 |
2284 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165712695 |
0 |
2415 |
T1 |
114410 |
114245 |
0 |
3 |
T2 |
52256 |
52205 |
0 |
3 |
T4 |
841 |
795 |
0 |
3 |
T5 |
1924 |
1823 |
0 |
3 |
T15 |
2212 |
2101 |
0 |
3 |
T16 |
2911 |
2589 |
0 |
3 |
T17 |
1484 |
1298 |
0 |
3 |
T18 |
890 |
837 |
0 |
3 |
T19 |
1370 |
1287 |
0 |
3 |
T20 |
2521 |
2284 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
168225665 |
165719583 |
0 |
0 |
T1 |
114410 |
114257 |
0 |
0 |
T2 |
52256 |
52208 |
0 |
0 |
T4 |
841 |
798 |
0 |
0 |
T5 |
1924 |
1826 |
0 |
0 |
T15 |
2212 |
2104 |
0 |
0 |
T16 |
2911 |
2595 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
890 |
840 |
0 |
0 |
T19 |
1370 |
1290 |
0 |
0 |
T20 |
2521 |
2287 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
482521034 |
0 |
0 |
T1 |
405741 |
405172 |
0 |
0 |
T2 |
104514 |
104417 |
0 |
0 |
T4 |
3409 |
3225 |
0 |
0 |
T5 |
3850 |
3653 |
0 |
0 |
T15 |
4609 |
4383 |
0 |
0 |
T16 |
3001 |
2675 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
3713 |
3502 |
0 |
0 |
T19 |
2937 |
2754 |
0 |
0 |
T20 |
2741 |
2487 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
482514370 |
0 |
2415 |
T1 |
405741 |
405160 |
0 |
3 |
T2 |
104514 |
104414 |
0 |
3 |
T4 |
3409 |
3222 |
0 |
3 |
T5 |
3850 |
3650 |
0 |
3 |
T15 |
4609 |
4380 |
0 |
3 |
T16 |
3001 |
2669 |
0 |
3 |
T17 |
1484 |
1298 |
0 |
3 |
T18 |
3713 |
3499 |
0 |
3 |
T19 |
2937 |
2751 |
0 |
3 |
T20 |
2741 |
2484 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
32796 |
0 |
0 |
T1 |
405741 |
30 |
0 |
0 |
T2 |
104514 |
1 |
0 |
0 |
T4 |
3409 |
5 |
0 |
0 |
T5 |
3850 |
3 |
0 |
0 |
T15 |
4609 |
40 |
0 |
0 |
T16 |
3001 |
25 |
0 |
0 |
T17 |
1484 |
5 |
0 |
0 |
T18 |
3713 |
3 |
0 |
0 |
T19 |
2937 |
17 |
0 |
0 |
T20 |
2741 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
482521034 |
0 |
0 |
T1 |
405741 |
405172 |
0 |
0 |
T2 |
104514 |
104417 |
0 |
0 |
T4 |
3409 |
3225 |
0 |
0 |
T5 |
3850 |
3653 |
0 |
0 |
T15 |
4609 |
4383 |
0 |
0 |
T16 |
3001 |
2675 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
3713 |
3502 |
0 |
0 |
T19 |
2937 |
2754 |
0 |
0 |
T20 |
2741 |
2487 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
482521034 |
0 |
0 |
T1 |
405741 |
405172 |
0 |
0 |
T2 |
104514 |
104417 |
0 |
0 |
T4 |
3409 |
3225 |
0 |
0 |
T5 |
3850 |
3653 |
0 |
0 |
T15 |
4609 |
4383 |
0 |
0 |
T16 |
3001 |
2675 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
3713 |
3502 |
0 |
0 |
T19 |
2937 |
2754 |
0 |
0 |
T20 |
2741 |
2487 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
482521034 |
0 |
0 |
T1 |
405741 |
405172 |
0 |
0 |
T2 |
104514 |
104417 |
0 |
0 |
T4 |
3409 |
3225 |
0 |
0 |
T5 |
3850 |
3653 |
0 |
0 |
T15 |
4609 |
4383 |
0 |
0 |
T16 |
3001 |
2675 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
3713 |
3502 |
0 |
0 |
T19 |
2937 |
2754 |
0 |
0 |
T20 |
2741 |
2487 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
482514370 |
0 |
2415 |
T1 |
405741 |
405160 |
0 |
3 |
T2 |
104514 |
104414 |
0 |
3 |
T4 |
3409 |
3222 |
0 |
3 |
T5 |
3850 |
3650 |
0 |
3 |
T15 |
4609 |
4380 |
0 |
3 |
T16 |
3001 |
2669 |
0 |
3 |
T17 |
1484 |
1298 |
0 |
3 |
T18 |
3713 |
3499 |
0 |
3 |
T19 |
2937 |
2751 |
0 |
3 |
T20 |
2741 |
2484 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
33160 |
0 |
0 |
T1 |
405741 |
42 |
0 |
0 |
T2 |
104514 |
1 |
0 |
0 |
T4 |
3409 |
5 |
0 |
0 |
T5 |
3850 |
3 |
0 |
0 |
T15 |
4609 |
32 |
0 |
0 |
T16 |
3001 |
21 |
0 |
0 |
T17 |
1484 |
5 |
0 |
0 |
T18 |
3713 |
3 |
0 |
0 |
T19 |
2937 |
17 |
0 |
0 |
T20 |
2741 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
482521034 |
0 |
0 |
T1 |
405741 |
405172 |
0 |
0 |
T2 |
104514 |
104417 |
0 |
0 |
T4 |
3409 |
3225 |
0 |
0 |
T5 |
3850 |
3653 |
0 |
0 |
T15 |
4609 |
4383 |
0 |
0 |
T16 |
3001 |
2675 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
3713 |
3502 |
0 |
0 |
T19 |
2937 |
2754 |
0 |
0 |
T20 |
2741 |
2487 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
482521034 |
0 |
0 |
T1 |
405741 |
405172 |
0 |
0 |
T2 |
104514 |
104417 |
0 |
0 |
T4 |
3409 |
3225 |
0 |
0 |
T5 |
3850 |
3653 |
0 |
0 |
T15 |
4609 |
4383 |
0 |
0 |
T16 |
3001 |
2675 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
3713 |
3502 |
0 |
0 |
T19 |
2937 |
2754 |
0 |
0 |
T20 |
2741 |
2487 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
482521034 |
0 |
0 |
T1 |
405741 |
405172 |
0 |
0 |
T2 |
104514 |
104417 |
0 |
0 |
T4 |
3409 |
3225 |
0 |
0 |
T5 |
3850 |
3653 |
0 |
0 |
T15 |
4609 |
4383 |
0 |
0 |
T16 |
3001 |
2675 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
3713 |
3502 |
0 |
0 |
T19 |
2937 |
2754 |
0 |
0 |
T20 |
2741 |
2487 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
482514370 |
0 |
2415 |
T1 |
405741 |
405160 |
0 |
3 |
T2 |
104514 |
104414 |
0 |
3 |
T4 |
3409 |
3222 |
0 |
3 |
T5 |
3850 |
3650 |
0 |
3 |
T15 |
4609 |
4380 |
0 |
3 |
T16 |
3001 |
2669 |
0 |
3 |
T17 |
1484 |
1298 |
0 |
3 |
T18 |
3713 |
3499 |
0 |
3 |
T19 |
2937 |
2751 |
0 |
3 |
T20 |
2741 |
2484 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
32923 |
0 |
0 |
T1 |
405741 |
47 |
0 |
0 |
T2 |
104514 |
1 |
0 |
0 |
T4 |
3409 |
5 |
0 |
0 |
T5 |
3850 |
3 |
0 |
0 |
T15 |
4609 |
32 |
0 |
0 |
T16 |
3001 |
21 |
0 |
0 |
T17 |
1484 |
3 |
0 |
0 |
T18 |
3713 |
3 |
0 |
0 |
T19 |
2937 |
21 |
0 |
0 |
T20 |
2741 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
482521034 |
0 |
0 |
T1 |
405741 |
405172 |
0 |
0 |
T2 |
104514 |
104417 |
0 |
0 |
T4 |
3409 |
3225 |
0 |
0 |
T5 |
3850 |
3653 |
0 |
0 |
T15 |
4609 |
4383 |
0 |
0 |
T16 |
3001 |
2675 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
3713 |
3502 |
0 |
0 |
T19 |
2937 |
2754 |
0 |
0 |
T20 |
2741 |
2487 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
482521034 |
0 |
0 |
T1 |
405741 |
405172 |
0 |
0 |
T2 |
104514 |
104417 |
0 |
0 |
T4 |
3409 |
3225 |
0 |
0 |
T5 |
3850 |
3653 |
0 |
0 |
T15 |
4609 |
4383 |
0 |
0 |
T16 |
3001 |
2675 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
3713 |
3502 |
0 |
0 |
T19 |
2937 |
2754 |
0 |
0 |
T20 |
2741 |
2487 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T4,T1,T5 |
1 | Covered | T4,T1,T5 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
482521034 |
0 |
0 |
T1 |
405741 |
405172 |
0 |
0 |
T2 |
104514 |
104417 |
0 |
0 |
T4 |
3409 |
3225 |
0 |
0 |
T5 |
3850 |
3653 |
0 |
0 |
T15 |
4609 |
4383 |
0 |
0 |
T16 |
3001 |
2675 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
3713 |
3502 |
0 |
0 |
T19 |
2937 |
2754 |
0 |
0 |
T20 |
2741 |
2487 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
482514370 |
0 |
2415 |
T1 |
405741 |
405160 |
0 |
3 |
T2 |
104514 |
104414 |
0 |
3 |
T4 |
3409 |
3222 |
0 |
3 |
T5 |
3850 |
3650 |
0 |
3 |
T15 |
4609 |
4380 |
0 |
3 |
T16 |
3001 |
2669 |
0 |
3 |
T17 |
1484 |
1298 |
0 |
3 |
T18 |
3713 |
3499 |
0 |
3 |
T19 |
2937 |
2751 |
0 |
3 |
T20 |
2741 |
2484 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
33016 |
0 |
0 |
T1 |
405741 |
30 |
0 |
0 |
T2 |
104514 |
1 |
0 |
0 |
T4 |
3409 |
9 |
0 |
0 |
T5 |
3850 |
3 |
0 |
0 |
T15 |
4609 |
28 |
0 |
0 |
T16 |
3001 |
18 |
0 |
0 |
T17 |
1484 |
1 |
0 |
0 |
T18 |
3713 |
3 |
0 |
0 |
T19 |
2937 |
13 |
0 |
0 |
T20 |
2741 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
482521034 |
0 |
0 |
T1 |
405741 |
405172 |
0 |
0 |
T2 |
104514 |
104417 |
0 |
0 |
T4 |
3409 |
3225 |
0 |
0 |
T5 |
3850 |
3653 |
0 |
0 |
T15 |
4609 |
4383 |
0 |
0 |
T16 |
3001 |
2675 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
3713 |
3502 |
0 |
0 |
T19 |
2937 |
2754 |
0 |
0 |
T20 |
2741 |
2487 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
487104382 |
482521034 |
0 |
0 |
T1 |
405741 |
405172 |
0 |
0 |
T2 |
104514 |
104417 |
0 |
0 |
T4 |
3409 |
3225 |
0 |
0 |
T5 |
3850 |
3653 |
0 |
0 |
T15 |
4609 |
4383 |
0 |
0 |
T16 |
3001 |
2675 |
0 |
0 |
T17 |
1484 |
1301 |
0 |
0 |
T18 |
3713 |
3502 |
0 |
0 |
T19 |
2937 |
2754 |
0 |
0 |
T20 |
2741 |
2487 |
0 |
0 |