Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_lost_calib_regwen_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_lost_calib_regwen_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_lost_calib_regwen_sva_if 100.00 100.00



Module Instance : tb.dut.clkmgr_lost_calib_regwen_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : clkmgr_lost_calib_regwen_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
RegwenOff_A 168225665 25054874 0 58


RegwenOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 168225665 25054874 0 58
T1 114410 7257 0 0
T2 52256 12800 0 1
T3 0 212134 0 0
T5 1924 0 0 0
T8 0 77163 0 0
T9 0 21624 0 1
T10 0 756739 0 0
T11 0 30354 0 0
T12 0 12611 0 1
T13 0 4093 0 1
T15 2212 0 0 0
T16 2911 0 0 0
T17 1484 0 0 0
T18 890 0 0 0
T19 1370 0 0 0
T20 2521 0 0 0
T21 1235 0 0 0
T22 0 937 0 1
T104 0 0 0 1
T105 0 0 0 1
T106 0 0 0 1
T107 0 0 0 1
T108 0 0 0 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%