Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
887829 |
0 |
0 |
T1 |
534224 |
292 |
0 |
0 |
T2 |
2173448 |
2964 |
0 |
0 |
T3 |
2045663 |
9626 |
0 |
0 |
T5 |
10308 |
0 |
0 |
0 |
T9 |
0 |
1698 |
0 |
0 |
T10 |
0 |
4976 |
0 |
0 |
T11 |
0 |
368 |
0 |
0 |
T12 |
0 |
620 |
0 |
0 |
T13 |
0 |
2788 |
0 |
0 |
T16 |
28302 |
0 |
0 |
0 |
T17 |
8804 |
0 |
0 |
0 |
T18 |
5060 |
0 |
0 |
0 |
T19 |
12137 |
0 |
0 |
0 |
T20 |
416141 |
476 |
0 |
0 |
T21 |
10754 |
0 |
0 |
0 |
T22 |
0 |
478 |
0 |
0 |
T28 |
0 |
110 |
0 |
0 |
T29 |
0 |
160 |
0 |
0 |
T30 |
0 |
180 |
0 |
0 |
T53 |
12788 |
2 |
0 |
0 |
T54 |
6600 |
0 |
0 |
0 |
T58 |
14006 |
1 |
0 |
0 |
T59 |
15182 |
1 |
0 |
0 |
T61 |
15400 |
1 |
0 |
0 |
T62 |
23644 |
1 |
0 |
0 |
T63 |
8734 |
1 |
0 |
0 |
T64 |
3828 |
0 |
0 |
0 |
T120 |
6428 |
1 |
0 |
0 |
T121 |
28882 |
1 |
0 |
0 |
T122 |
2180 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
885903 |
0 |
0 |
T1 |
284844 |
292 |
0 |
0 |
T2 |
945214 |
2964 |
0 |
0 |
T3 |
1485373 |
9626 |
0 |
0 |
T5 |
5984 |
0 |
0 |
0 |
T9 |
0 |
1698 |
0 |
0 |
T10 |
0 |
4976 |
0 |
0 |
T11 |
0 |
368 |
0 |
0 |
T12 |
0 |
620 |
0 |
0 |
T13 |
0 |
2788 |
0 |
0 |
T16 |
10127 |
0 |
0 |
0 |
T17 |
5136 |
0 |
0 |
0 |
T18 |
2949 |
0 |
0 |
0 |
T19 |
5226 |
0 |
0 |
0 |
T20 |
190405 |
476 |
0 |
0 |
T21 |
6384 |
0 |
0 |
0 |
T22 |
0 |
478 |
0 |
0 |
T28 |
0 |
110 |
0 |
0 |
T29 |
0 |
160 |
0 |
0 |
T30 |
0 |
180 |
0 |
0 |
T53 |
12564 |
2 |
0 |
0 |
T54 |
5928 |
0 |
0 |
0 |
T58 |
13110 |
1 |
0 |
0 |
T59 |
13348 |
1 |
0 |
0 |
T61 |
6830 |
1 |
0 |
0 |
T62 |
140348 |
1 |
0 |
0 |
T63 |
16446 |
1 |
0 |
0 |
T64 |
7144 |
0 |
0 |
0 |
T120 |
11528 |
1 |
0 |
0 |
T121 |
12848 |
1 |
0 |
0 |
T122 |
17050 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403887567 |
24023 |
0 |
0 |
T1 |
110790 |
20 |
0 |
0 |
T2 |
329915 |
145 |
0 |
0 |
T3 |
260831 |
470 |
0 |
0 |
T5 |
2165 |
0 |
0 |
0 |
T9 |
0 |
92 |
0 |
0 |
T10 |
0 |
286 |
0 |
0 |
T16 |
6860 |
0 |
0 |
0 |
T17 |
1865 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
2846 |
0 |
0 |
0 |
T20 |
82276 |
20 |
0 |
0 |
T21 |
2219 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
T30 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
24023 |
0 |
0 |
T1 |
114257 |
20 |
0 |
0 |
T2 |
173029 |
145 |
0 |
0 |
T3 |
467931 |
470 |
0 |
0 |
T5 |
2143 |
0 |
0 |
0 |
T9 |
0 |
92 |
0 |
0 |
T10 |
0 |
286 |
0 |
0 |
T16 |
2358 |
0 |
0 |
0 |
T17 |
1846 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
1511 |
0 |
0 |
0 |
T20 |
74243 |
20 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
T30 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403887567 |
30357 |
0 |
0 |
T1 |
110790 |
20 |
0 |
0 |
T2 |
329915 |
151 |
0 |
0 |
T3 |
260831 |
480 |
0 |
0 |
T5 |
2165 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
6860 |
0 |
0 |
0 |
T17 |
1865 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
2846 |
0 |
0 |
0 |
T20 |
82276 |
20 |
0 |
0 |
T21 |
2219 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
30376 |
0 |
0 |
T1 |
114257 |
20 |
0 |
0 |
T2 |
173029 |
151 |
0 |
0 |
T3 |
467931 |
480 |
0 |
0 |
T5 |
2143 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
2358 |
0 |
0 |
0 |
T17 |
1846 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
1511 |
0 |
0 |
0 |
T20 |
74243 |
20 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
30346 |
0 |
0 |
T1 |
114257 |
20 |
0 |
0 |
T2 |
173029 |
151 |
0 |
0 |
T3 |
467931 |
480 |
0 |
0 |
T5 |
2143 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
2358 |
0 |
0 |
0 |
T17 |
1846 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
1511 |
0 |
0 |
0 |
T20 |
74243 |
20 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403887567 |
30359 |
0 |
0 |
T1 |
110790 |
20 |
0 |
0 |
T2 |
329915 |
151 |
0 |
0 |
T3 |
260831 |
480 |
0 |
0 |
T5 |
2165 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
6860 |
0 |
0 |
0 |
T17 |
1865 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
2846 |
0 |
0 |
0 |
T20 |
82276 |
20 |
0 |
0 |
T21 |
2219 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
201034394 |
24023 |
0 |
0 |
T1 |
55362 |
20 |
0 |
0 |
T2 |
164504 |
145 |
0 |
0 |
T3 |
130393 |
470 |
0 |
0 |
T5 |
1070 |
0 |
0 |
0 |
T9 |
0 |
92 |
0 |
0 |
T10 |
0 |
286 |
0 |
0 |
T16 |
3411 |
0 |
0 |
0 |
T17 |
900 |
0 |
0 |
0 |
T18 |
527 |
0 |
0 |
0 |
T19 |
1376 |
0 |
0 |
0 |
T20 |
41119 |
20 |
0 |
0 |
T21 |
1118 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
T30 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
24023 |
0 |
0 |
T1 |
114257 |
20 |
0 |
0 |
T2 |
173029 |
145 |
0 |
0 |
T3 |
467931 |
470 |
0 |
0 |
T5 |
2143 |
0 |
0 |
0 |
T9 |
0 |
92 |
0 |
0 |
T10 |
0 |
286 |
0 |
0 |
T16 |
2358 |
0 |
0 |
0 |
T17 |
1846 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
1511 |
0 |
0 |
0 |
T20 |
74243 |
20 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
T30 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
201034394 |
30166 |
0 |
0 |
T1 |
55362 |
20 |
0 |
0 |
T2 |
164504 |
151 |
0 |
0 |
T3 |
130393 |
480 |
0 |
0 |
T5 |
1070 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
3411 |
0 |
0 |
0 |
T17 |
900 |
0 |
0 |
0 |
T18 |
527 |
0 |
0 |
0 |
T19 |
1376 |
0 |
0 |
0 |
T20 |
41119 |
20 |
0 |
0 |
T21 |
1118 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
30196 |
0 |
0 |
T1 |
114257 |
20 |
0 |
0 |
T2 |
173029 |
151 |
0 |
0 |
T3 |
467931 |
480 |
0 |
0 |
T5 |
2143 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
2358 |
0 |
0 |
0 |
T17 |
1846 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
1511 |
0 |
0 |
0 |
T20 |
74243 |
20 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
30161 |
0 |
0 |
T1 |
114257 |
20 |
0 |
0 |
T2 |
173029 |
151 |
0 |
0 |
T3 |
467931 |
480 |
0 |
0 |
T5 |
2143 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
2358 |
0 |
0 |
0 |
T17 |
1846 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
1511 |
0 |
0 |
0 |
T20 |
74243 |
20 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
201034394 |
30167 |
0 |
0 |
T1 |
55362 |
20 |
0 |
0 |
T2 |
164504 |
151 |
0 |
0 |
T3 |
130393 |
480 |
0 |
0 |
T5 |
1070 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
3411 |
0 |
0 |
0 |
T17 |
900 |
0 |
0 |
0 |
T18 |
527 |
0 |
0 |
0 |
T19 |
1376 |
0 |
0 |
0 |
T20 |
41119 |
20 |
0 |
0 |
T21 |
1118 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100516649 |
24023 |
0 |
0 |
T1 |
27681 |
20 |
0 |
0 |
T2 |
822520 |
145 |
0 |
0 |
T3 |
651966 |
470 |
0 |
0 |
T5 |
535 |
0 |
0 |
0 |
T9 |
0 |
92 |
0 |
0 |
T10 |
0 |
286 |
0 |
0 |
T16 |
1705 |
0 |
0 |
0 |
T17 |
450 |
0 |
0 |
0 |
T18 |
264 |
0 |
0 |
0 |
T19 |
688 |
0 |
0 |
0 |
T20 |
20559 |
20 |
0 |
0 |
T21 |
559 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
T30 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
24023 |
0 |
0 |
T1 |
114257 |
20 |
0 |
0 |
T2 |
173029 |
145 |
0 |
0 |
T3 |
467931 |
470 |
0 |
0 |
T5 |
2143 |
0 |
0 |
0 |
T9 |
0 |
92 |
0 |
0 |
T10 |
0 |
286 |
0 |
0 |
T16 |
2358 |
0 |
0 |
0 |
T17 |
1846 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
1511 |
0 |
0 |
0 |
T20 |
74243 |
20 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
T30 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100516649 |
30313 |
0 |
0 |
T1 |
27681 |
20 |
0 |
0 |
T2 |
822520 |
151 |
0 |
0 |
T3 |
651966 |
480 |
0 |
0 |
T5 |
535 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
1705 |
0 |
0 |
0 |
T17 |
450 |
0 |
0 |
0 |
T18 |
264 |
0 |
0 |
0 |
T19 |
688 |
0 |
0 |
0 |
T20 |
20559 |
20 |
0 |
0 |
T21 |
559 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
30345 |
0 |
0 |
T1 |
114257 |
20 |
0 |
0 |
T2 |
173029 |
151 |
0 |
0 |
T3 |
467931 |
480 |
0 |
0 |
T5 |
2143 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
2358 |
0 |
0 |
0 |
T17 |
1846 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
1511 |
0 |
0 |
0 |
T20 |
74243 |
20 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
30312 |
0 |
0 |
T1 |
114257 |
20 |
0 |
0 |
T2 |
173029 |
151 |
0 |
0 |
T3 |
467931 |
480 |
0 |
0 |
T5 |
2143 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
2358 |
0 |
0 |
0 |
T17 |
1846 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
1511 |
0 |
0 |
0 |
T20 |
74243 |
20 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100516649 |
30320 |
0 |
0 |
T1 |
27681 |
20 |
0 |
0 |
T2 |
822520 |
151 |
0 |
0 |
T3 |
651966 |
480 |
0 |
0 |
T5 |
535 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
1705 |
0 |
0 |
0 |
T17 |
450 |
0 |
0 |
0 |
T18 |
264 |
0 |
0 |
0 |
T19 |
688 |
0 |
0 |
0 |
T20 |
20559 |
20 |
0 |
0 |
T21 |
559 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430254007 |
24023 |
0 |
0 |
T1 |
115410 |
20 |
0 |
0 |
T2 |
354472 |
145 |
0 |
0 |
T3 |
273756 |
470 |
0 |
0 |
T5 |
2255 |
0 |
0 |
0 |
T9 |
0 |
92 |
0 |
0 |
T10 |
0 |
286 |
0 |
0 |
T16 |
7146 |
0 |
0 |
0 |
T17 |
1943 |
0 |
0 |
0 |
T18 |
1101 |
0 |
0 |
0 |
T19 |
2964 |
0 |
0 |
0 |
T20 |
115706 |
20 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
T30 |
0 |
36 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
24023 |
0 |
0 |
T1 |
114257 |
20 |
0 |
0 |
T2 |
173029 |
145 |
0 |
0 |
T3 |
467931 |
470 |
0 |
0 |
T5 |
2143 |
0 |
0 |
0 |
T9 |
0 |
92 |
0 |
0 |
T10 |
0 |
286 |
0 |
0 |
T16 |
2358 |
0 |
0 |
0 |
T17 |
1846 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
1511 |
0 |
0 |
0 |
T20 |
74243 |
20 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
T30 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430254007 |
30371 |
0 |
0 |
T1 |
115410 |
20 |
0 |
0 |
T2 |
354472 |
151 |
0 |
0 |
T3 |
273756 |
480 |
0 |
0 |
T5 |
2255 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
7146 |
0 |
0 |
0 |
T17 |
1943 |
0 |
0 |
0 |
T18 |
1101 |
0 |
0 |
0 |
T19 |
2964 |
0 |
0 |
0 |
T20 |
115706 |
20 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
30385 |
0 |
0 |
T1 |
114257 |
20 |
0 |
0 |
T2 |
173029 |
151 |
0 |
0 |
T3 |
467931 |
480 |
0 |
0 |
T5 |
2143 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
2358 |
0 |
0 |
0 |
T17 |
1846 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
1511 |
0 |
0 |
0 |
T20 |
74243 |
20 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
30356 |
0 |
0 |
T1 |
114257 |
20 |
0 |
0 |
T2 |
173029 |
151 |
0 |
0 |
T3 |
467931 |
480 |
0 |
0 |
T5 |
2143 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
2358 |
0 |
0 |
0 |
T17 |
1846 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
1511 |
0 |
0 |
0 |
T20 |
74243 |
20 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430254007 |
30374 |
0 |
0 |
T1 |
115410 |
20 |
0 |
0 |
T2 |
354472 |
151 |
0 |
0 |
T3 |
273756 |
480 |
0 |
0 |
T5 |
2255 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
7146 |
0 |
0 |
0 |
T17 |
1943 |
0 |
0 |
0 |
T18 |
1101 |
0 |
0 |
0 |
T19 |
2964 |
0 |
0 |
0 |
T20 |
115706 |
20 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
206654856 |
23552 |
0 |
0 |
T1 |
55398 |
20 |
0 |
0 |
T2 |
171589 |
145 |
0 |
0 |
T3 |
131635 |
470 |
0 |
0 |
T5 |
1082 |
0 |
0 |
0 |
T9 |
0 |
92 |
0 |
0 |
T10 |
0 |
286 |
0 |
0 |
T16 |
3429 |
0 |
0 |
0 |
T17 |
933 |
0 |
0 |
0 |
T18 |
528 |
0 |
0 |
0 |
T19 |
1423 |
0 |
0 |
0 |
T20 |
49780 |
20 |
0 |
0 |
T21 |
1109 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
11 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T30 |
0 |
18 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
24023 |
0 |
0 |
T1 |
114257 |
20 |
0 |
0 |
T2 |
173029 |
145 |
0 |
0 |
T3 |
467931 |
470 |
0 |
0 |
T5 |
2143 |
0 |
0 |
0 |
T9 |
0 |
92 |
0 |
0 |
T10 |
0 |
286 |
0 |
0 |
T16 |
2358 |
0 |
0 |
0 |
T17 |
1846 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
1511 |
0 |
0 |
0 |
T20 |
74243 |
20 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
22 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
T30 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
206654856 |
30312 |
0 |
0 |
T1 |
55398 |
20 |
0 |
0 |
T2 |
171589 |
151 |
0 |
0 |
T3 |
131635 |
480 |
0 |
0 |
T5 |
1082 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
3429 |
0 |
0 |
0 |
T17 |
933 |
0 |
0 |
0 |
T18 |
528 |
0 |
0 |
0 |
T19 |
1423 |
0 |
0 |
0 |
T20 |
49780 |
20 |
0 |
0 |
T21 |
1109 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
40 |
0 |
0 |
T29 |
0 |
57 |
0 |
0 |
T30 |
0 |
61 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
30495 |
0 |
0 |
T1 |
114257 |
20 |
0 |
0 |
T2 |
173029 |
151 |
0 |
0 |
T3 |
467931 |
480 |
0 |
0 |
T5 |
2143 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
2358 |
0 |
0 |
0 |
T17 |
1846 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
1511 |
0 |
0 |
0 |
T20 |
74243 |
20 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
44 |
0 |
0 |
T29 |
0 |
64 |
0 |
0 |
T30 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
30141 |
0 |
0 |
T1 |
114257 |
20 |
0 |
0 |
T2 |
173029 |
151 |
0 |
0 |
T3 |
467931 |
480 |
0 |
0 |
T5 |
2143 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
2358 |
0 |
0 |
0 |
T17 |
1846 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
1511 |
0 |
0 |
0 |
T20 |
74243 |
20 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
37 |
0 |
0 |
T29 |
0 |
54 |
0 |
0 |
T30 |
0 |
59 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
206654856 |
30350 |
0 |
0 |
T1 |
55398 |
20 |
0 |
0 |
T2 |
171589 |
151 |
0 |
0 |
T3 |
131635 |
480 |
0 |
0 |
T5 |
1082 |
0 |
0 |
0 |
T9 |
0 |
97 |
0 |
0 |
T10 |
0 |
289 |
0 |
0 |
T16 |
3429 |
0 |
0 |
0 |
T17 |
933 |
0 |
0 |
0 |
T18 |
528 |
0 |
0 |
0 |
T19 |
1423 |
0 |
0 |
0 |
T20 |
49780 |
20 |
0 |
0 |
T21 |
1109 |
0 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T28 |
0 |
41 |
0 |
0 |
T29 |
0 |
59 |
0 |
0 |
T30 |
0 |
66 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T53,T58 |
1 | 0 | Covered | T52,T53,T58 |
1 | 1 | Covered | T52,T122,T123 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T53,T58 |
1 | 0 | Covered | T52,T122,T123 |
1 | 1 | Covered | T52,T53,T58 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
25 |
0 |
0 |
T52 |
6651 |
2 |
0 |
0 |
T53 |
6394 |
1 |
0 |
0 |
T57 |
5475 |
1 |
0 |
0 |
T58 |
7003 |
1 |
0 |
0 |
T59 |
7591 |
1 |
0 |
0 |
T64 |
3828 |
1 |
0 |
0 |
T121 |
14441 |
1 |
0 |
0 |
T122 |
2180 |
2 |
0 |
0 |
T124 |
15137 |
2 |
0 |
0 |
T125 |
12123 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403887567 |
25 |
0 |
0 |
T52 |
6384 |
2 |
0 |
0 |
T53 |
13950 |
1 |
0 |
0 |
T57 |
5906 |
1 |
0 |
0 |
T58 |
14007 |
1 |
0 |
0 |
T59 |
14872 |
1 |
0 |
0 |
T64 |
15310 |
1 |
0 |
0 |
T121 |
14592 |
1 |
0 |
0 |
T122 |
34891 |
2 |
0 |
0 |
T124 |
15137 |
2 |
0 |
0 |
T125 |
11754 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T53,T59 |
1 | 0 | Covered | T52,T53,T59 |
1 | 1 | Covered | T52,T53,T122 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T53,T59 |
1 | 0 | Covered | T52,T53,T122 |
1 | 1 | Covered | T52,T53,T59 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
27 |
0 |
0 |
T52 |
6651 |
2 |
0 |
0 |
T53 |
6394 |
3 |
0 |
0 |
T59 |
7591 |
1 |
0 |
0 |
T64 |
3828 |
1 |
0 |
0 |
T121 |
14441 |
1 |
0 |
0 |
T122 |
2180 |
3 |
0 |
0 |
T124 |
15137 |
2 |
0 |
0 |
T125 |
12123 |
1 |
0 |
0 |
T126 |
2361 |
2 |
0 |
0 |
T127 |
8613 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
403887567 |
27 |
0 |
0 |
T52 |
6384 |
2 |
0 |
0 |
T53 |
13950 |
3 |
0 |
0 |
T59 |
14872 |
1 |
0 |
0 |
T64 |
15310 |
1 |
0 |
0 |
T121 |
14592 |
1 |
0 |
0 |
T122 |
34891 |
3 |
0 |
0 |
T124 |
15137 |
2 |
0 |
0 |
T125 |
11754 |
1 |
0 |
0 |
T126 |
14168 |
2 |
0 |
0 |
T127 |
30624 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T53,T58,T62 |
1 | 0 | Covered | T53,T58,T62 |
1 | 1 | Covered | T122,T128,T129 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T53,T58,T62 |
1 | 0 | Covered | T122,T128,T129 |
1 | 1 | Covered | T53,T58,T62 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
39 |
0 |
0 |
T53 |
6394 |
2 |
0 |
0 |
T58 |
7003 |
1 |
0 |
0 |
T59 |
7591 |
1 |
0 |
0 |
T61 |
7700 |
1 |
0 |
0 |
T62 |
11822 |
1 |
0 |
0 |
T63 |
4367 |
1 |
0 |
0 |
T64 |
3828 |
1 |
0 |
0 |
T120 |
3214 |
1 |
0 |
0 |
T121 |
14441 |
1 |
0 |
0 |
T122 |
2180 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
201034394 |
39 |
0 |
0 |
T53 |
6282 |
2 |
0 |
0 |
T58 |
6555 |
1 |
0 |
0 |
T59 |
6674 |
1 |
0 |
0 |
T61 |
3415 |
1 |
0 |
0 |
T62 |
70174 |
1 |
0 |
0 |
T63 |
8223 |
1 |
0 |
0 |
T64 |
7144 |
1 |
0 |
0 |
T120 |
5764 |
1 |
0 |
0 |
T121 |
6424 |
1 |
0 |
0 |
T122 |
17050 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T53,T58,T54 |
1 | 0 | Covered | T53,T58,T54 |
1 | 1 | Covered | T58,T121,T122 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T53,T58,T54 |
1 | 0 | Covered | T58,T121,T122 |
1 | 1 | Covered | T53,T58,T54 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
37 |
0 |
0 |
T53 |
6394 |
2 |
0 |
0 |
T54 |
6600 |
1 |
0 |
0 |
T58 |
7003 |
2 |
0 |
0 |
T59 |
7591 |
1 |
0 |
0 |
T60 |
3287 |
1 |
0 |
0 |
T61 |
7700 |
1 |
0 |
0 |
T62 |
11822 |
1 |
0 |
0 |
T63 |
4367 |
1 |
0 |
0 |
T120 |
3214 |
1 |
0 |
0 |
T121 |
14441 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
201034394 |
37 |
0 |
0 |
T53 |
6282 |
2 |
0 |
0 |
T54 |
5928 |
1 |
0 |
0 |
T58 |
6555 |
2 |
0 |
0 |
T59 |
6674 |
1 |
0 |
0 |
T60 |
17057 |
1 |
0 |
0 |
T61 |
3415 |
1 |
0 |
0 |
T62 |
70174 |
1 |
0 |
0 |
T63 |
8223 |
1 |
0 |
0 |
T120 |
5764 |
1 |
0 |
0 |
T121 |
6424 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T56,T57 |
1 | 0 | Covered | T52,T56,T57 |
1 | 1 | Covered | T56,T130,T131 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T56,T57 |
1 | 0 | Covered | T56,T130,T131 |
1 | 1 | Covered | T52,T56,T57 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
33 |
0 |
0 |
T52 |
6651 |
2 |
0 |
0 |
T56 |
5808 |
4 |
0 |
0 |
T57 |
5475 |
1 |
0 |
0 |
T62 |
11822 |
1 |
0 |
0 |
T63 |
4367 |
1 |
0 |
0 |
T64 |
3828 |
2 |
0 |
0 |
T120 |
3214 |
1 |
0 |
0 |
T122 |
2180 |
1 |
0 |
0 |
T126 |
2361 |
1 |
0 |
0 |
T132 |
4237 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100516649 |
33 |
0 |
0 |
T52 |
1318 |
2 |
0 |
0 |
T56 |
7374 |
4 |
0 |
0 |
T57 |
1327 |
1 |
0 |
0 |
T62 |
35087 |
1 |
0 |
0 |
T63 |
4112 |
1 |
0 |
0 |
T64 |
3572 |
2 |
0 |
0 |
T120 |
2882 |
1 |
0 |
0 |
T122 |
8526 |
1 |
0 |
0 |
T126 |
3309 |
1 |
0 |
0 |
T132 |
2269 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T56,T57 |
1 | 0 | Covered | T52,T56,T57 |
1 | 1 | Covered | T56,T127,T133 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T52,T56,T57 |
1 | 0 | Covered | T56,T127,T133 |
1 | 1 | Covered | T52,T56,T57 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
29 |
0 |
0 |
T52 |
6651 |
2 |
0 |
0 |
T56 |
5808 |
2 |
0 |
0 |
T57 |
5475 |
1 |
0 |
0 |
T60 |
3287 |
1 |
0 |
0 |
T63 |
4367 |
1 |
0 |
0 |
T64 |
3828 |
1 |
0 |
0 |
T65 |
13815 |
1 |
0 |
0 |
T122 |
2180 |
1 |
0 |
0 |
T132 |
4237 |
2 |
0 |
0 |
T134 |
13083 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100516649 |
29 |
0 |
0 |
T52 |
1318 |
2 |
0 |
0 |
T56 |
7374 |
2 |
0 |
0 |
T57 |
1327 |
1 |
0 |
0 |
T60 |
8528 |
1 |
0 |
0 |
T63 |
4112 |
1 |
0 |
0 |
T64 |
3572 |
1 |
0 |
0 |
T65 |
3041 |
1 |
0 |
0 |
T122 |
8526 |
1 |
0 |
0 |
T132 |
2269 |
2 |
0 |
0 |
T134 |
6110 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T53,T56,T54 |
1 | 0 | Covered | T53,T56,T54 |
1 | 1 | Covered | T53,T125,T128 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T53,T56,T54 |
1 | 0 | Covered | T53,T125,T128 |
1 | 1 | Covered | T53,T56,T54 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
37 |
0 |
0 |
T53 |
6394 |
3 |
0 |
0 |
T54 |
6600 |
1 |
0 |
0 |
T56 |
5808 |
1 |
0 |
0 |
T57 |
5475 |
2 |
0 |
0 |
T60 |
3287 |
2 |
0 |
0 |
T62 |
11822 |
1 |
0 |
0 |
T121 |
14441 |
1 |
0 |
0 |
T124 |
15137 |
1 |
0 |
0 |
T126 |
2361 |
2 |
0 |
0 |
T135 |
5303 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430254007 |
37 |
0 |
0 |
T53 |
14532 |
3 |
0 |
0 |
T54 |
13199 |
1 |
0 |
0 |
T56 |
32268 |
1 |
0 |
0 |
T57 |
6152 |
2 |
0 |
0 |
T60 |
36528 |
2 |
0 |
0 |
T62 |
147788 |
1 |
0 |
0 |
T121 |
15202 |
1 |
0 |
0 |
T124 |
15769 |
1 |
0 |
0 |
T126 |
14759 |
2 |
0 |
0 |
T135 |
10823 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T53,T56,T54 |
1 | 0 | Covered | T53,T56,T54 |
1 | 1 | Covered | T57,T125,T128 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T53,T56,T54 |
1 | 0 | Covered | T57,T125,T128 |
1 | 1 | Covered | T53,T56,T54 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
41 |
0 |
0 |
T53 |
6394 |
2 |
0 |
0 |
T54 |
6600 |
1 |
0 |
0 |
T56 |
5808 |
1 |
0 |
0 |
T57 |
5475 |
3 |
0 |
0 |
T60 |
3287 |
1 |
0 |
0 |
T62 |
11822 |
2 |
0 |
0 |
T63 |
4367 |
1 |
0 |
0 |
T65 |
13815 |
1 |
0 |
0 |
T121 |
14441 |
1 |
0 |
0 |
T135 |
5303 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
430254007 |
41 |
0 |
0 |
T53 |
14532 |
2 |
0 |
0 |
T54 |
13199 |
1 |
0 |
0 |
T56 |
32268 |
1 |
0 |
0 |
T57 |
6152 |
3 |
0 |
0 |
T60 |
36528 |
1 |
0 |
0 |
T62 |
147788 |
2 |
0 |
0 |
T63 |
18196 |
1 |
0 |
0 |
T65 |
14097 |
1 |
0 |
0 |
T121 |
15202 |
1 |
0 |
0 |
T135 |
10823 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T55,T53,T58 |
1 | 0 | Covered | T55,T53,T58 |
1 | 1 | Covered | T57,T62,T64 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T55,T53,T58 |
1 | 0 | Covered | T57,T62,T64 |
1 | 1 | Covered | T55,T53,T58 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
35 |
0 |
0 |
T53 |
6394 |
1 |
0 |
0 |
T55 |
2938 |
1 |
0 |
0 |
T57 |
5475 |
2 |
0 |
0 |
T58 |
7003 |
1 |
0 |
0 |
T59 |
7591 |
1 |
0 |
0 |
T60 |
3287 |
1 |
0 |
0 |
T62 |
11822 |
3 |
0 |
0 |
T64 |
3828 |
3 |
0 |
0 |
T124 |
15137 |
2 |
0 |
0 |
T125 |
12123 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
206654856 |
35 |
0 |
0 |
T53 |
6975 |
1 |
0 |
0 |
T55 |
17631 |
1 |
0 |
0 |
T57 |
2953 |
2 |
0 |
0 |
T58 |
7003 |
1 |
0 |
0 |
T59 |
7437 |
1 |
0 |
0 |
T60 |
17534 |
1 |
0 |
0 |
T62 |
70939 |
3 |
0 |
0 |
T64 |
7656 |
3 |
0 |
0 |
T124 |
7569 |
2 |
0 |
0 |
T125 |
5877 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T55,T53,T56 |
1 | 0 | Covered | T55,T53,T56 |
1 | 1 | Covered | T57,T62,T133 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T55,T53,T56 |
1 | 0 | Covered | T57,T62,T133 |
1 | 1 | Covered | T55,T53,T56 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
135605050 |
37 |
0 |
0 |
T53 |
6394 |
2 |
0 |
0 |
T55 |
2938 |
1 |
0 |
0 |
T56 |
5808 |
1 |
0 |
0 |
T57 |
5475 |
2 |
0 |
0 |
T59 |
7591 |
1 |
0 |
0 |
T60 |
3287 |
1 |
0 |
0 |
T62 |
11822 |
4 |
0 |
0 |
T64 |
3828 |
1 |
0 |
0 |
T122 |
2180 |
1 |
0 |
0 |
T124 |
15137 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
206654856 |
37 |
0 |
0 |
T53 |
6975 |
2 |
0 |
0 |
T55 |
17631 |
1 |
0 |
0 |
T56 |
15489 |
1 |
0 |
0 |
T57 |
2953 |
2 |
0 |
0 |
T59 |
7437 |
1 |
0 |
0 |
T60 |
17534 |
1 |
0 |
0 |
T62 |
70939 |
4 |
0 |
0 |
T64 |
7656 |
1 |
0 |
0 |
T122 |
17446 |
1 |
0 |
0 |
T124 |
7569 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
400261490 |
87031 |
0 |
0 |
T1 |
110790 |
58 |
0 |
0 |
T2 |
329915 |
581 |
0 |
0 |
T3 |
260831 |
1951 |
0 |
0 |
T5 |
2165 |
0 |
0 |
0 |
T9 |
0 |
344 |
0 |
0 |
T10 |
0 |
986 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T12 |
0 |
152 |
0 |
0 |
T13 |
0 |
637 |
0 |
0 |
T16 |
6860 |
0 |
0 |
0 |
T17 |
1865 |
0 |
0 |
0 |
T18 |
1057 |
0 |
0 |
0 |
T19 |
2846 |
0 |
0 |
0 |
T20 |
82276 |
89 |
0 |
0 |
T21 |
2219 |
0 |
0 |
0 |
T22 |
0 |
100 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13489503 |
86387 |
0 |
0 |
T1 |
242 |
58 |
0 |
0 |
T2 |
108609 |
581 |
0 |
0 |
T3 |
104769 |
1951 |
0 |
0 |
T5 |
157 |
0 |
0 |
0 |
T9 |
0 |
344 |
0 |
0 |
T10 |
0 |
986 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T12 |
0 |
152 |
0 |
0 |
T13 |
0 |
637 |
0 |
0 |
T16 |
500 |
0 |
0 |
0 |
T17 |
136 |
0 |
0 |
0 |
T18 |
77 |
0 |
0 |
0 |
T19 |
207 |
0 |
0 |
0 |
T20 |
185 |
89 |
0 |
0 |
T21 |
161 |
0 |
0 |
0 |
T22 |
0 |
100 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
199267078 |
86436 |
0 |
0 |
T1 |
55362 |
58 |
0 |
0 |
T2 |
164504 |
577 |
0 |
0 |
T3 |
130393 |
1949 |
0 |
0 |
T5 |
1070 |
0 |
0 |
0 |
T9 |
0 |
344 |
0 |
0 |
T10 |
0 |
986 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T12 |
0 |
152 |
0 |
0 |
T13 |
0 |
637 |
0 |
0 |
T16 |
3411 |
0 |
0 |
0 |
T17 |
900 |
0 |
0 |
0 |
T18 |
527 |
0 |
0 |
0 |
T19 |
1376 |
0 |
0 |
0 |
T20 |
41119 |
89 |
0 |
0 |
T21 |
1118 |
0 |
0 |
0 |
T22 |
0 |
100 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13489503 |
85795 |
0 |
0 |
T1 |
242 |
58 |
0 |
0 |
T2 |
108609 |
577 |
0 |
0 |
T3 |
104769 |
1949 |
0 |
0 |
T5 |
157 |
0 |
0 |
0 |
T9 |
0 |
344 |
0 |
0 |
T10 |
0 |
986 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T12 |
0 |
152 |
0 |
0 |
T13 |
0 |
637 |
0 |
0 |
T16 |
500 |
0 |
0 |
0 |
T17 |
136 |
0 |
0 |
0 |
T18 |
77 |
0 |
0 |
0 |
T19 |
207 |
0 |
0 |
0 |
T20 |
185 |
89 |
0 |
0 |
T21 |
161 |
0 |
0 |
0 |
T22 |
0 |
100 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
99632982 |
85531 |
0 |
0 |
T1 |
27681 |
58 |
0 |
0 |
T2 |
822520 |
573 |
0 |
0 |
T3 |
651966 |
1946 |
0 |
0 |
T5 |
535 |
0 |
0 |
0 |
T9 |
0 |
344 |
0 |
0 |
T10 |
0 |
986 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T12 |
0 |
152 |
0 |
0 |
T13 |
0 |
637 |
0 |
0 |
T16 |
1705 |
0 |
0 |
0 |
T17 |
450 |
0 |
0 |
0 |
T18 |
264 |
0 |
0 |
0 |
T19 |
688 |
0 |
0 |
0 |
T20 |
20559 |
89 |
0 |
0 |
T21 |
559 |
0 |
0 |
0 |
T22 |
0 |
100 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13489503 |
84895 |
0 |
0 |
T1 |
242 |
58 |
0 |
0 |
T2 |
108609 |
573 |
0 |
0 |
T3 |
104769 |
1946 |
0 |
0 |
T5 |
157 |
0 |
0 |
0 |
T9 |
0 |
344 |
0 |
0 |
T10 |
0 |
986 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T12 |
0 |
152 |
0 |
0 |
T13 |
0 |
637 |
0 |
0 |
T16 |
500 |
0 |
0 |
0 |
T17 |
136 |
0 |
0 |
0 |
T18 |
77 |
0 |
0 |
0 |
T19 |
207 |
0 |
0 |
0 |
T20 |
185 |
89 |
0 |
0 |
T21 |
161 |
0 |
0 |
0 |
T22 |
0 |
100 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426476703 |
103358 |
0 |
0 |
T1 |
115410 |
58 |
0 |
0 |
T2 |
354472 |
786 |
0 |
0 |
T3 |
273756 |
2350 |
0 |
0 |
T5 |
2255 |
0 |
0 |
0 |
T9 |
0 |
380 |
0 |
0 |
T10 |
0 |
1154 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T12 |
0 |
164 |
0 |
0 |
T13 |
0 |
877 |
0 |
0 |
T16 |
7146 |
0 |
0 |
0 |
T17 |
1943 |
0 |
0 |
0 |
T18 |
1101 |
0 |
0 |
0 |
T19 |
2964 |
0 |
0 |
0 |
T20 |
115706 |
149 |
0 |
0 |
T21 |
2311 |
0 |
0 |
0 |
T22 |
0 |
124 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13531930 |
102884 |
0 |
0 |
T1 |
242 |
58 |
0 |
0 |
T2 |
108825 |
786 |
0 |
0 |
T3 |
104811 |
2350 |
0 |
0 |
T5 |
157 |
0 |
0 |
0 |
T9 |
0 |
380 |
0 |
0 |
T10 |
0 |
1154 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T12 |
0 |
164 |
0 |
0 |
T13 |
0 |
877 |
0 |
0 |
T16 |
500 |
0 |
0 |
0 |
T17 |
136 |
0 |
0 |
0 |
T18 |
77 |
0 |
0 |
0 |
T19 |
207 |
0 |
0 |
0 |
T20 |
245 |
149 |
0 |
0 |
T21 |
161 |
0 |
0 |
0 |
T22 |
0 |
124 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T1,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T1,T5 |
0 |
Covered |
T4,T1,T5 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
204841768 |
102654 |
0 |
0 |
T1 |
55398 |
58 |
0 |
0 |
T2 |
171589 |
842 |
0 |
0 |
T3 |
131635 |
2442 |
0 |
0 |
T5 |
1082 |
0 |
0 |
0 |
T9 |
0 |
368 |
0 |
0 |
T10 |
0 |
1154 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T12 |
0 |
152 |
0 |
0 |
T13 |
0 |
901 |
0 |
0 |
T16 |
3429 |
0 |
0 |
0 |
T17 |
933 |
0 |
0 |
0 |
T18 |
528 |
0 |
0 |
0 |
T19 |
1423 |
0 |
0 |
0 |
T20 |
49780 |
125 |
0 |
0 |
T21 |
1109 |
0 |
0 |
0 |
T22 |
0 |
136 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13383984 |
102120 |
0 |
0 |
T1 |
242 |
58 |
0 |
0 |
T2 |
108885 |
842 |
0 |
0 |
T3 |
104820 |
2442 |
0 |
0 |
T5 |
157 |
0 |
0 |
0 |
T9 |
0 |
368 |
0 |
0 |
T10 |
0 |
1154 |
0 |
0 |
T11 |
0 |
92 |
0 |
0 |
T12 |
0 |
152 |
0 |
0 |
T13 |
0 |
901 |
0 |
0 |
T16 |
500 |
0 |
0 |
0 |
T17 |
136 |
0 |
0 |
0 |
T18 |
77 |
0 |
0 |
0 |
T19 |
207 |
0 |
0 |
0 |
T20 |
221 |
125 |
0 |
0 |
T21 |
161 |
0 |
0 |
0 |
T22 |
0 |
136 |
0 |
0 |