Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21644 |
21644 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T2 |
28 |
28 |
0 |
0 |
T4 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T6 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T16 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
3496859 |
3495192 |
0 |
0 |
T2 |
7089080 |
7058898 |
0 |
0 |
T4 |
1822627 |
213677 |
0 |
0 |
T5 |
4535013 |
4528908 |
0 |
0 |
T6 |
83634 |
81497 |
0 |
0 |
T7 |
55540 |
50778 |
0 |
0 |
T16 |
70445 |
68644 |
0 |
0 |
T17 |
44292 |
42687 |
0 |
0 |
T18 |
62866 |
59441 |
0 |
0 |
T19 |
1311203 |
1308877 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
397796988 |
384404718 |
0 |
13914 |
T1 |
520020 |
519732 |
0 |
18 |
T2 |
1131684 |
1124676 |
0 |
18 |
T4 |
415440 |
19770 |
0 |
18 |
T5 |
1091040 |
1089498 |
0 |
18 |
T6 |
8016 |
7764 |
0 |
18 |
T7 |
12774 |
11574 |
0 |
18 |
T16 |
6768 |
6564 |
0 |
18 |
T17 |
9984 |
9570 |
0 |
18 |
T18 |
14184 |
13356 |
0 |
18 |
T19 |
203112 |
202680 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1154860054 |
1130929001 |
0 |
16233 |
T1 |
1107853 |
1107261 |
0 |
21 |
T2 |
1343245 |
1335186 |
0 |
21 |
T4 |
496232 |
23589 |
0 |
21 |
T5 |
1183043 |
1181253 |
0 |
21 |
T6 |
29187 |
28320 |
0 |
21 |
T7 |
14818 |
13425 |
0 |
21 |
T16 |
24651 |
23943 |
0 |
21 |
T17 |
11928 |
11433 |
0 |
21 |
T18 |
16944 |
15954 |
0 |
21 |
T19 |
410363 |
409506 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1154860054 |
113247 |
0 |
0 |
T1 |
1107853 |
4 |
0 |
0 |
T2 |
1343245 |
1025 |
0 |
0 |
T3 |
0 |
136 |
0 |
0 |
T4 |
496232 |
44 |
0 |
0 |
T5 |
679360 |
4 |
0 |
0 |
T6 |
29187 |
71 |
0 |
0 |
T7 |
14818 |
78 |
0 |
0 |
T16 |
24651 |
12 |
0 |
0 |
T17 |
11928 |
98 |
0 |
0 |
T18 |
16944 |
12 |
0 |
0 |
T19 |
410363 |
4 |
0 |
0 |
T20 |
4799 |
0 |
0 |
0 |
T21 |
0 |
40 |
0 |
0 |
T22 |
0 |
10 |
0 |
0 |
T27 |
0 |
130 |
0 |
0 |
T28 |
0 |
15 |
0 |
0 |
T29 |
0 |
213 |
0 |
0 |
T83 |
0 |
197 |
0 |
0 |
T84 |
0 |
45 |
0 |
0 |
T86 |
0 |
10 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1870747295 |
1836975317 |
0 |
0 |
T1 |
1868986 |
1868160 |
0 |
0 |
T2 |
4614151 |
4599010 |
0 |
0 |
T4 |
910955 |
169889 |
0 |
0 |
T5 |
2260930 |
2258118 |
0 |
0 |
T6 |
46431 |
45374 |
0 |
0 |
T7 |
27948 |
25740 |
0 |
0 |
T16 |
39026 |
38098 |
0 |
0 |
T17 |
22380 |
21645 |
0 |
0 |
T18 |
31738 |
30092 |
0 |
0 |
T19 |
697728 |
696652 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T2,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T2,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T2,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T2,T21 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T21 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T21 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T21 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T21 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193519678 |
189775230 |
0 |
0 |
T1 |
180869 |
180776 |
0 |
0 |
T2 |
183877 |
183072 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
140003 |
139758 |
0 |
0 |
T6 |
5131 |
4983 |
0 |
0 |
T7 |
2044 |
1854 |
0 |
0 |
T16 |
4335 |
4214 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
66319 |
66185 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193519678 |
189768903 |
0 |
2319 |
T1 |
180869 |
180773 |
0 |
3 |
T2 |
183877 |
183070 |
0 |
3 |
T4 |
69240 |
3295 |
0 |
3 |
T5 |
140003 |
139755 |
0 |
3 |
T6 |
5131 |
4980 |
0 |
3 |
T7 |
2044 |
1851 |
0 |
3 |
T16 |
4335 |
4211 |
0 |
3 |
T17 |
1664 |
1595 |
0 |
3 |
T18 |
2364 |
2226 |
0 |
3 |
T19 |
66319 |
66182 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193519678 |
17748 |
0 |
0 |
T1 |
180869 |
0 |
0 |
0 |
T2 |
183877 |
73 |
0 |
0 |
T3 |
0 |
60 |
0 |
0 |
T4 |
69240 |
0 |
0 |
0 |
T6 |
5131 |
20 |
0 |
0 |
T7 |
2044 |
0 |
0 |
0 |
T16 |
4335 |
0 |
0 |
0 |
T17 |
1664 |
0 |
0 |
0 |
T18 |
2364 |
0 |
0 |
0 |
T19 |
66319 |
0 |
0 |
0 |
T20 |
1567 |
0 |
0 |
0 |
T21 |
0 |
19 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T27 |
0 |
78 |
0 |
0 |
T28 |
0 |
8 |
0 |
0 |
T29 |
0 |
88 |
0 |
0 |
T83 |
0 |
60 |
0 |
0 |
T84 |
0 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T2,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T2,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T2,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T2,T21 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T21 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T21 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T21 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T21 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64067453 |
0 |
2319 |
T1 |
86670 |
86622 |
0 |
3 |
T2 |
188614 |
187446 |
0 |
3 |
T4 |
69240 |
3295 |
0 |
3 |
T5 |
181840 |
181583 |
0 |
3 |
T6 |
1336 |
1294 |
0 |
3 |
T7 |
2129 |
1929 |
0 |
3 |
T16 |
1128 |
1094 |
0 |
3 |
T17 |
1664 |
1595 |
0 |
3 |
T18 |
2364 |
2226 |
0 |
3 |
T19 |
33852 |
33780 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
10599 |
0 |
0 |
T1 |
86670 |
0 |
0 |
0 |
T2 |
188614 |
58 |
0 |
0 |
T3 |
0 |
32 |
0 |
0 |
T4 |
69240 |
0 |
0 |
0 |
T6 |
1336 |
11 |
0 |
0 |
T7 |
2129 |
0 |
0 |
0 |
T16 |
1128 |
0 |
0 |
0 |
T17 |
1664 |
0 |
0 |
0 |
T18 |
2364 |
0 |
0 |
0 |
T19 |
33852 |
0 |
0 |
0 |
T20 |
1616 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T27 |
0 |
27 |
0 |
0 |
T29 |
0 |
60 |
0 |
0 |
T83 |
0 |
84 |
0 |
0 |
T84 |
0 |
9 |
0 |
0 |
T86 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T2,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T2,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T2,T21 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T6,T2,T21 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T21 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T21 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T21 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T2,T21 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64067453 |
0 |
2319 |
T1 |
86670 |
86622 |
0 |
3 |
T2 |
188614 |
187446 |
0 |
3 |
T4 |
69240 |
3295 |
0 |
3 |
T5 |
181840 |
181583 |
0 |
3 |
T6 |
1336 |
1294 |
0 |
3 |
T7 |
2129 |
1929 |
0 |
3 |
T16 |
1128 |
1094 |
0 |
3 |
T17 |
1664 |
1595 |
0 |
3 |
T18 |
2364 |
2226 |
0 |
3 |
T19 |
33852 |
33780 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
12028 |
0 |
0 |
T1 |
86670 |
0 |
0 |
0 |
T2 |
188614 |
41 |
0 |
0 |
T3 |
0 |
44 |
0 |
0 |
T4 |
69240 |
0 |
0 |
0 |
T6 |
1336 |
14 |
0 |
0 |
T7 |
2129 |
0 |
0 |
0 |
T16 |
1128 |
0 |
0 |
0 |
T17 |
1664 |
0 |
0 |
0 |
T18 |
2364 |
0 |
0 |
0 |
T19 |
33852 |
0 |
0 |
0 |
T20 |
1616 |
0 |
0 |
0 |
T21 |
0 |
18 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T27 |
0 |
25 |
0 |
0 |
T28 |
0 |
7 |
0 |
0 |
T29 |
0 |
65 |
0 |
0 |
T83 |
0 |
53 |
0 |
0 |
T84 |
0 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
205241930 |
0 |
0 |
T1 |
188411 |
188342 |
0 |
0 |
T2 |
195535 |
195044 |
0 |
0 |
T4 |
72128 |
43059 |
0 |
0 |
T5 |
169840 |
169729 |
0 |
0 |
T6 |
5346 |
5263 |
0 |
0 |
T7 |
2129 |
2032 |
0 |
0 |
T16 |
4515 |
4417 |
0 |
0 |
T17 |
1734 |
1708 |
0 |
0 |
T18 |
2463 |
2351 |
0 |
0 |
T19 |
69085 |
69044 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
205241930 |
0 |
0 |
T1 |
188411 |
188342 |
0 |
0 |
T2 |
195535 |
195044 |
0 |
0 |
T4 |
72128 |
43059 |
0 |
0 |
T5 |
169840 |
169729 |
0 |
0 |
T6 |
5346 |
5263 |
0 |
0 |
T7 |
2129 |
2032 |
0 |
0 |
T16 |
4515 |
4417 |
0 |
0 |
T17 |
1734 |
1708 |
0 |
0 |
T18 |
2463 |
2351 |
0 |
0 |
T19 |
69085 |
69044 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193519678 |
191664193 |
0 |
0 |
T1 |
180869 |
180803 |
0 |
0 |
T2 |
183877 |
183490 |
0 |
0 |
T4 |
69240 |
41344 |
0 |
0 |
T5 |
140003 |
139896 |
0 |
0 |
T6 |
5131 |
5051 |
0 |
0 |
T7 |
2044 |
1950 |
0 |
0 |
T16 |
4335 |
4241 |
0 |
0 |
T17 |
1664 |
1639 |
0 |
0 |
T18 |
2364 |
2257 |
0 |
0 |
T19 |
66319 |
66281 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
193519678 |
191664193 |
0 |
0 |
T1 |
180869 |
180803 |
0 |
0 |
T2 |
183877 |
183490 |
0 |
0 |
T4 |
69240 |
41344 |
0 |
0 |
T5 |
140003 |
139896 |
0 |
0 |
T6 |
5131 |
5051 |
0 |
0 |
T7 |
2044 |
1950 |
0 |
0 |
T16 |
4335 |
4241 |
0 |
0 |
T17 |
1664 |
1639 |
0 |
0 |
T18 |
2364 |
2257 |
0 |
0 |
T19 |
66319 |
66281 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
95984505 |
95984505 |
0 |
0 |
T1 |
90402 |
90402 |
0 |
0 |
T2 |
917715 |
917715 |
0 |
0 |
T4 |
20675 |
20675 |
0 |
0 |
T5 |
69948 |
69948 |
0 |
0 |
T6 |
2659 |
2659 |
0 |
0 |
T7 |
975 |
975 |
0 |
0 |
T16 |
2121 |
2121 |
0 |
0 |
T17 |
820 |
820 |
0 |
0 |
T18 |
1129 |
1129 |
0 |
0 |
T19 |
33141 |
33141 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
95984505 |
95984505 |
0 |
0 |
T1 |
90402 |
90402 |
0 |
0 |
T2 |
917715 |
917715 |
0 |
0 |
T4 |
20675 |
20675 |
0 |
0 |
T5 |
69948 |
69948 |
0 |
0 |
T6 |
2659 |
2659 |
0 |
0 |
T7 |
975 |
975 |
0 |
0 |
T16 |
2121 |
2121 |
0 |
0 |
T17 |
820 |
820 |
0 |
0 |
T18 |
1129 |
1129 |
0 |
0 |
T19 |
33141 |
33141 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
47991829 |
47991829 |
0 |
0 |
T1 |
45201 |
45201 |
0 |
0 |
T2 |
458856 |
458856 |
0 |
0 |
T4 |
10338 |
10338 |
0 |
0 |
T5 |
34974 |
34974 |
0 |
0 |
T6 |
1329 |
1329 |
0 |
0 |
T7 |
488 |
488 |
0 |
0 |
T16 |
1060 |
1060 |
0 |
0 |
T17 |
410 |
410 |
0 |
0 |
T18 |
564 |
564 |
0 |
0 |
T19 |
16570 |
16570 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
47991829 |
47991829 |
0 |
0 |
T1 |
45201 |
45201 |
0 |
0 |
T2 |
458856 |
458856 |
0 |
0 |
T4 |
10338 |
10338 |
0 |
0 |
T5 |
34974 |
34974 |
0 |
0 |
T6 |
1329 |
1329 |
0 |
0 |
T7 |
488 |
488 |
0 |
0 |
T16 |
1060 |
1060 |
0 |
0 |
T17 |
410 |
410 |
0 |
0 |
T18 |
564 |
564 |
0 |
0 |
T19 |
16570 |
16570 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
99527570 |
98598304 |
0 |
0 |
T1 |
90439 |
90406 |
0 |
0 |
T2 |
944344 |
941985 |
0 |
0 |
T4 |
34622 |
20669 |
0 |
0 |
T5 |
75765 |
75711 |
0 |
0 |
T6 |
2566 |
2526 |
0 |
0 |
T7 |
1022 |
975 |
0 |
0 |
T16 |
2167 |
2121 |
0 |
0 |
T17 |
832 |
820 |
0 |
0 |
T18 |
1182 |
1129 |
0 |
0 |
T19 |
33161 |
33142 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
99527570 |
98598304 |
0 |
0 |
T1 |
90439 |
90406 |
0 |
0 |
T2 |
944344 |
941985 |
0 |
0 |
T4 |
34622 |
20669 |
0 |
0 |
T5 |
75765 |
75711 |
0 |
0 |
T6 |
2566 |
2526 |
0 |
0 |
T7 |
1022 |
975 |
0 |
0 |
T16 |
2167 |
2121 |
0 |
0 |
T17 |
832 |
820 |
0 |
0 |
T18 |
1182 |
1129 |
0 |
0 |
T19 |
33161 |
33142 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64067453 |
0 |
2319 |
T1 |
86670 |
86622 |
0 |
3 |
T2 |
188614 |
187446 |
0 |
3 |
T4 |
69240 |
3295 |
0 |
3 |
T5 |
181840 |
181583 |
0 |
3 |
T6 |
1336 |
1294 |
0 |
3 |
T7 |
2129 |
1929 |
0 |
3 |
T16 |
1128 |
1094 |
0 |
3 |
T17 |
1664 |
1595 |
0 |
3 |
T18 |
2364 |
2226 |
0 |
3 |
T19 |
33852 |
33780 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64067453 |
0 |
2319 |
T1 |
86670 |
86622 |
0 |
3 |
T2 |
188614 |
187446 |
0 |
3 |
T4 |
69240 |
3295 |
0 |
3 |
T5 |
181840 |
181583 |
0 |
3 |
T6 |
1336 |
1294 |
0 |
3 |
T7 |
2129 |
1929 |
0 |
3 |
T16 |
1128 |
1094 |
0 |
3 |
T17 |
1664 |
1595 |
0 |
3 |
T18 |
2364 |
2226 |
0 |
3 |
T19 |
33852 |
33780 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64067453 |
0 |
2319 |
T1 |
86670 |
86622 |
0 |
3 |
T2 |
188614 |
187446 |
0 |
3 |
T4 |
69240 |
3295 |
0 |
3 |
T5 |
181840 |
181583 |
0 |
3 |
T6 |
1336 |
1294 |
0 |
3 |
T7 |
2129 |
1929 |
0 |
3 |
T16 |
1128 |
1094 |
0 |
3 |
T17 |
1664 |
1595 |
0 |
3 |
T18 |
2364 |
2226 |
0 |
3 |
T19 |
33852 |
33780 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64067453 |
0 |
2319 |
T1 |
86670 |
86622 |
0 |
3 |
T2 |
188614 |
187446 |
0 |
3 |
T4 |
69240 |
3295 |
0 |
3 |
T5 |
181840 |
181583 |
0 |
3 |
T6 |
1336 |
1294 |
0 |
3 |
T7 |
2129 |
1929 |
0 |
3 |
T16 |
1128 |
1094 |
0 |
3 |
T17 |
1664 |
1595 |
0 |
3 |
T18 |
2364 |
2226 |
0 |
3 |
T19 |
33852 |
33780 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64067453 |
0 |
2319 |
T1 |
86670 |
86622 |
0 |
3 |
T2 |
188614 |
187446 |
0 |
3 |
T4 |
69240 |
3295 |
0 |
3 |
T5 |
181840 |
181583 |
0 |
3 |
T6 |
1336 |
1294 |
0 |
3 |
T7 |
2129 |
1929 |
0 |
3 |
T16 |
1128 |
1094 |
0 |
3 |
T17 |
1664 |
1595 |
0 |
3 |
T18 |
2364 |
2226 |
0 |
3 |
T19 |
33852 |
33780 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64067453 |
0 |
2319 |
T1 |
86670 |
86622 |
0 |
3 |
T2 |
188614 |
187446 |
0 |
3 |
T4 |
69240 |
3295 |
0 |
3 |
T5 |
181840 |
181583 |
0 |
3 |
T6 |
1336 |
1294 |
0 |
3 |
T7 |
2129 |
1929 |
0 |
3 |
T16 |
1128 |
1094 |
0 |
3 |
T17 |
1664 |
1595 |
0 |
3 |
T18 |
2364 |
2226 |
0 |
3 |
T19 |
33852 |
33780 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66299498 |
64073974 |
0 |
0 |
T1 |
86670 |
86625 |
0 |
0 |
T2 |
188614 |
187448 |
0 |
0 |
T4 |
69240 |
3328 |
0 |
0 |
T5 |
181840 |
181586 |
0 |
0 |
T6 |
1336 |
1297 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
1128 |
1097 |
0 |
0 |
T17 |
1664 |
1598 |
0 |
0 |
T18 |
2364 |
2229 |
0 |
0 |
T19 |
33852 |
33783 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
203262678 |
0 |
0 |
T1 |
188411 |
188314 |
0 |
0 |
T2 |
195535 |
194308 |
0 |
0 |
T4 |
72128 |
3459 |
0 |
0 |
T5 |
169840 |
169586 |
0 |
0 |
T6 |
5346 |
5191 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
4515 |
4389 |
0 |
0 |
T17 |
1734 |
1665 |
0 |
0 |
T18 |
2463 |
2322 |
0 |
0 |
T19 |
69085 |
68944 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
203256298 |
0 |
2319 |
T1 |
188411 |
188311 |
0 |
3 |
T2 |
195535 |
194306 |
0 |
3 |
T4 |
72128 |
3426 |
0 |
3 |
T5 |
169840 |
169583 |
0 |
3 |
T6 |
5346 |
5188 |
0 |
3 |
T7 |
2129 |
1929 |
0 |
3 |
T16 |
4515 |
4386 |
0 |
3 |
T17 |
1734 |
1662 |
0 |
3 |
T18 |
2463 |
2319 |
0 |
3 |
T19 |
69085 |
68941 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
18365 |
0 |
0 |
T1 |
188411 |
1 |
0 |
0 |
T2 |
195535 |
213 |
0 |
0 |
T4 |
72128 |
11 |
0 |
0 |
T5 |
169840 |
1 |
0 |
0 |
T6 |
5346 |
5 |
0 |
0 |
T7 |
2129 |
19 |
0 |
0 |
T16 |
4515 |
3 |
0 |
0 |
T17 |
1734 |
23 |
0 |
0 |
T18 |
2463 |
3 |
0 |
0 |
T19 |
69085 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
203262678 |
0 |
0 |
T1 |
188411 |
188314 |
0 |
0 |
T2 |
195535 |
194308 |
0 |
0 |
T4 |
72128 |
3459 |
0 |
0 |
T5 |
169840 |
169586 |
0 |
0 |
T6 |
5346 |
5191 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
4515 |
4389 |
0 |
0 |
T17 |
1734 |
1665 |
0 |
0 |
T18 |
2463 |
2322 |
0 |
0 |
T19 |
69085 |
68944 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
203262678 |
0 |
0 |
T1 |
188411 |
188314 |
0 |
0 |
T2 |
195535 |
194308 |
0 |
0 |
T4 |
72128 |
3459 |
0 |
0 |
T5 |
169840 |
169586 |
0 |
0 |
T6 |
5346 |
5191 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
4515 |
4389 |
0 |
0 |
T17 |
1734 |
1665 |
0 |
0 |
T18 |
2463 |
2322 |
0 |
0 |
T19 |
69085 |
68944 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
203262678 |
0 |
0 |
T1 |
188411 |
188314 |
0 |
0 |
T2 |
195535 |
194308 |
0 |
0 |
T4 |
72128 |
3459 |
0 |
0 |
T5 |
169840 |
169586 |
0 |
0 |
T6 |
5346 |
5191 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
4515 |
4389 |
0 |
0 |
T17 |
1734 |
1665 |
0 |
0 |
T18 |
2463 |
2322 |
0 |
0 |
T19 |
69085 |
68944 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
203256298 |
0 |
2319 |
T1 |
188411 |
188311 |
0 |
3 |
T2 |
195535 |
194306 |
0 |
3 |
T4 |
72128 |
3426 |
0 |
3 |
T5 |
169840 |
169583 |
0 |
3 |
T6 |
5346 |
5188 |
0 |
3 |
T7 |
2129 |
1929 |
0 |
3 |
T16 |
4515 |
4386 |
0 |
3 |
T17 |
1734 |
1662 |
0 |
3 |
T18 |
2463 |
2319 |
0 |
3 |
T19 |
69085 |
68941 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
18124 |
0 |
0 |
T1 |
188411 |
1 |
0 |
0 |
T2 |
195535 |
199 |
0 |
0 |
T4 |
72128 |
11 |
0 |
0 |
T5 |
169840 |
1 |
0 |
0 |
T6 |
5346 |
9 |
0 |
0 |
T7 |
2129 |
20 |
0 |
0 |
T16 |
4515 |
3 |
0 |
0 |
T17 |
1734 |
26 |
0 |
0 |
T18 |
2463 |
3 |
0 |
0 |
T19 |
69085 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
203262678 |
0 |
0 |
T1 |
188411 |
188314 |
0 |
0 |
T2 |
195535 |
194308 |
0 |
0 |
T4 |
72128 |
3459 |
0 |
0 |
T5 |
169840 |
169586 |
0 |
0 |
T6 |
5346 |
5191 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
4515 |
4389 |
0 |
0 |
T17 |
1734 |
1665 |
0 |
0 |
T18 |
2463 |
2322 |
0 |
0 |
T19 |
69085 |
68944 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
203262678 |
0 |
0 |
T1 |
188411 |
188314 |
0 |
0 |
T2 |
195535 |
194308 |
0 |
0 |
T4 |
72128 |
3459 |
0 |
0 |
T5 |
169840 |
169586 |
0 |
0 |
T6 |
5346 |
5191 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
4515 |
4389 |
0 |
0 |
T17 |
1734 |
1665 |
0 |
0 |
T18 |
2463 |
2322 |
0 |
0 |
T19 |
69085 |
68944 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
203262678 |
0 |
0 |
T1 |
188411 |
188314 |
0 |
0 |
T2 |
195535 |
194308 |
0 |
0 |
T4 |
72128 |
3459 |
0 |
0 |
T5 |
169840 |
169586 |
0 |
0 |
T6 |
5346 |
5191 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
4515 |
4389 |
0 |
0 |
T17 |
1734 |
1665 |
0 |
0 |
T18 |
2463 |
2322 |
0 |
0 |
T19 |
69085 |
68944 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
203256298 |
0 |
2319 |
T1 |
188411 |
188311 |
0 |
3 |
T2 |
195535 |
194306 |
0 |
3 |
T4 |
72128 |
3426 |
0 |
3 |
T5 |
169840 |
169583 |
0 |
3 |
T6 |
5346 |
5188 |
0 |
3 |
T7 |
2129 |
1929 |
0 |
3 |
T16 |
4515 |
4386 |
0 |
3 |
T17 |
1734 |
1662 |
0 |
3 |
T18 |
2463 |
2319 |
0 |
3 |
T19 |
69085 |
68941 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
18139 |
0 |
0 |
T1 |
188411 |
1 |
0 |
0 |
T2 |
195535 |
219 |
0 |
0 |
T4 |
72128 |
11 |
0 |
0 |
T5 |
169840 |
1 |
0 |
0 |
T6 |
5346 |
5 |
0 |
0 |
T7 |
2129 |
22 |
0 |
0 |
T16 |
4515 |
3 |
0 |
0 |
T17 |
1734 |
23 |
0 |
0 |
T18 |
2463 |
3 |
0 |
0 |
T19 |
69085 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
203262678 |
0 |
0 |
T1 |
188411 |
188314 |
0 |
0 |
T2 |
195535 |
194308 |
0 |
0 |
T4 |
72128 |
3459 |
0 |
0 |
T5 |
169840 |
169586 |
0 |
0 |
T6 |
5346 |
5191 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
4515 |
4389 |
0 |
0 |
T17 |
1734 |
1665 |
0 |
0 |
T18 |
2463 |
2322 |
0 |
0 |
T19 |
69085 |
68944 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
203262678 |
0 |
0 |
T1 |
188411 |
188314 |
0 |
0 |
T2 |
195535 |
194308 |
0 |
0 |
T4 |
72128 |
3459 |
0 |
0 |
T5 |
169840 |
169586 |
0 |
0 |
T6 |
5346 |
5191 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
4515 |
4389 |
0 |
0 |
T17 |
1734 |
1665 |
0 |
0 |
T18 |
2463 |
2322 |
0 |
0 |
T19 |
69085 |
68944 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T5,T6,T7 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
203262678 |
0 |
0 |
T1 |
188411 |
188314 |
0 |
0 |
T2 |
195535 |
194308 |
0 |
0 |
T4 |
72128 |
3459 |
0 |
0 |
T5 |
169840 |
169586 |
0 |
0 |
T6 |
5346 |
5191 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
4515 |
4389 |
0 |
0 |
T17 |
1734 |
1665 |
0 |
0 |
T18 |
2463 |
2322 |
0 |
0 |
T19 |
69085 |
68944 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
203256298 |
0 |
2319 |
T1 |
188411 |
188311 |
0 |
3 |
T2 |
195535 |
194306 |
0 |
3 |
T4 |
72128 |
3426 |
0 |
3 |
T5 |
169840 |
169583 |
0 |
3 |
T6 |
5346 |
5188 |
0 |
3 |
T7 |
2129 |
1929 |
0 |
3 |
T16 |
4515 |
4386 |
0 |
3 |
T17 |
1734 |
1662 |
0 |
3 |
T18 |
2463 |
2319 |
0 |
3 |
T19 |
69085 |
68941 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
18244 |
0 |
0 |
T1 |
188411 |
1 |
0 |
0 |
T2 |
195535 |
222 |
0 |
0 |
T4 |
72128 |
11 |
0 |
0 |
T5 |
169840 |
1 |
0 |
0 |
T6 |
5346 |
7 |
0 |
0 |
T7 |
2129 |
17 |
0 |
0 |
T16 |
4515 |
3 |
0 |
0 |
T17 |
1734 |
26 |
0 |
0 |
T18 |
2463 |
3 |
0 |
0 |
T19 |
69085 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
203262678 |
0 |
0 |
T1 |
188411 |
188314 |
0 |
0 |
T2 |
195535 |
194308 |
0 |
0 |
T4 |
72128 |
3459 |
0 |
0 |
T5 |
169840 |
169586 |
0 |
0 |
T6 |
5346 |
5191 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
4515 |
4389 |
0 |
0 |
T17 |
1734 |
1665 |
0 |
0 |
T18 |
2463 |
2322 |
0 |
0 |
T19 |
69085 |
68944 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207185345 |
203262678 |
0 |
0 |
T1 |
188411 |
188314 |
0 |
0 |
T2 |
195535 |
194308 |
0 |
0 |
T4 |
72128 |
3459 |
0 |
0 |
T5 |
169840 |
169586 |
0 |
0 |
T6 |
5346 |
5191 |
0 |
0 |
T7 |
2129 |
1932 |
0 |
0 |
T16 |
4515 |
4389 |
0 |
0 |
T17 |
1734 |
1665 |
0 |
0 |
T18 |
2463 |
2322 |
0 |
0 |
T19 |
69085 |
68944 |
0 |
0 |