Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_lost_calib_regwen_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_lost_calib_regwen_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_lost_calib_regwen_sva_if 100.00 100.00



Module Instance : tb.dut.clkmgr_lost_calib_regwen_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : clkmgr_lost_calib_regwen_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
RegwenOff_A 66299498 5540079 0 57


RegwenOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 66299498 5540079 0 57
T1 86670 28299 0 1
T2 188614 97299 0 0
T3 0 4169 0 0
T4 69240 0 0 0
T9 0 12399 0 1
T10 0 58849 0 1
T11 0 45895 0 1
T12 0 7003 0 0
T13 0 223972 0 0
T14 0 4033 0 1
T15 0 0 0 1
T16 1128 0 0 0
T17 1664 0 0 0
T18 2364 0 0 0
T19 33852 1039 0 1
T20 1616 0 0 0
T21 1900 0 0 0
T22 1571 0 0 0
T24 0 0 0 1
T25 0 0 0 1
T120 0 0 0 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%