Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.65 100.00 93.24 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T7
10CoveredT6,T21,T29
11CoveredT6,T2,T21

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 193520106 2677 0 0
g_div2.Div2Whole_A 193520106 3258 0 0
g_div4.Div4Stepped_A 95984895 2604 0 0
g_div4.Div4Whole_A 95984895 3035 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 193520106 2677 0 0
T1 180869 0 0 0
T2 183878 13 0 0
T3 0 11 0 0
T4 69241 0 0 0
T6 5132 2 0 0
T7 2045 0 0 0
T16 4335 0 0 0
T17 1665 0 0 0
T18 2365 0 0 0
T19 66319 0 0 0
T20 1567 0 0 0
T22 0 1 0 0
T27 0 13 0 0
T28 0 1 0 0
T29 0 18 0 0
T83 0 12 0 0
T84 0 2 0 0
T86 0 2 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 193520106 3258 0 0
T1 180869 0 0 0
T2 183878 18 0 0
T3 0 13 0 0
T4 69241 0 0 0
T6 5132 4 0 0
T7 2045 0 0 0
T16 4335 0 0 0
T17 1665 0 0 0
T18 2365 0 0 0
T19 66319 0 0 0
T20 1567 0 0 0
T21 0 3 0 0
T22 0 1 0 0
T27 0 14 0 0
T28 0 1 0 0
T29 0 19 0 0
T83 0 12 0 0
T84 0 5 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 95984895 2604 0 0
T1 90402 0 0 0
T2 917716 11 0 0
T3 0 10 0 0
T4 20675 0 0 0
T6 2659 2 0 0
T7 976 0 0 0
T16 2121 0 0 0
T17 820 0 0 0
T18 1129 0 0 0
T19 33141 0 0 0
T20 737 0 0 0
T22 0 1 0 0
T27 0 13 0 0
T28 0 1 0 0
T29 0 18 0 0
T83 0 12 0 0
T84 0 2 0 0
T86 0 2 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 95984895 3035 0 0
T1 90402 0 0 0
T2 917716 17 0 0
T3 0 13 0 0
T4 20675 0 0 0
T6 2659 4 0 0
T7 976 0 0 0
T16 2121 0 0 0
T17 820 0 0 0
T18 1129 0 0 0
T19 33141 0 0 0
T20 737 0 0 0
T21 0 3 0 0
T22 0 1 0 0
T27 0 14 0 0
T28 0 1 0 0
T29 0 19 0 0
T83 0 12 0 0
T84 0 5 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T7
10CoveredT6,T21,T29
11CoveredT6,T2,T21

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 193520106 2677 0 0
g_div2.Div2Whole_A 193520106 3258 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 193520106 2677 0 0
T1 180869 0 0 0
T2 183878 13 0 0
T3 0 11 0 0
T4 69241 0 0 0
T6 5132 2 0 0
T7 2045 0 0 0
T16 4335 0 0 0
T17 1665 0 0 0
T18 2365 0 0 0
T19 66319 0 0 0
T20 1567 0 0 0
T22 0 1 0 0
T27 0 13 0 0
T28 0 1 0 0
T29 0 18 0 0
T83 0 12 0 0
T84 0 2 0 0
T86 0 2 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 193520106 3258 0 0
T1 180869 0 0 0
T2 183878 18 0 0
T3 0 13 0 0
T4 69241 0 0 0
T6 5132 4 0 0
T7 2045 0 0 0
T16 4335 0 0 0
T17 1665 0 0 0
T18 2365 0 0 0
T19 66319 0 0 0
T20 1567 0 0 0
T21 0 3 0 0
T22 0 1 0 0
T27 0 14 0 0
T28 0 1 0 0
T29 0 19 0 0
T83 0 12 0 0
T84 0 5 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT5,T6,T7
10CoveredT6,T21,T29
11CoveredT6,T2,T21

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 95984895 2604 0 0
g_div4.Div4Whole_A 95984895 3035 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 95984895 2604 0 0
T1 90402 0 0 0
T2 917716 11 0 0
T3 0 10 0 0
T4 20675 0 0 0
T6 2659 2 0 0
T7 976 0 0 0
T16 2121 0 0 0
T17 820 0 0 0
T18 1129 0 0 0
T19 33141 0 0 0
T20 737 0 0 0
T22 0 1 0 0
T27 0 13 0 0
T28 0 1 0 0
T29 0 18 0 0
T83 0 12 0 0
T84 0 2 0 0
T86 0 2 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 95984895 3035 0 0
T1 90402 0 0 0
T2 917716 17 0 0
T3 0 13 0 0
T4 20675 0 0 0
T6 2659 4 0 0
T7 976 0 0 0
T16 2121 0 0 0
T17 820 0 0 0
T18 1129 0 0 0
T19 33141 0 0 0
T20 737 0 0 0
T21 0 3 0 0
T22 0 1 0 0
T27 0 14 0 0
T28 0 1 0 0
T29 0 19 0 0
T83 0 12 0 0
T84 0 5 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%