Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1339655327 |
450386 |
0 |
0 |
T1 |
2770725 |
2756 |
0 |
0 |
T2 |
926212 |
346 |
0 |
0 |
T3 |
0 |
1409 |
0 |
0 |
T4 |
599268 |
802 |
0 |
0 |
T9 |
0 |
4856 |
0 |
0 |
T10 |
0 |
2860 |
0 |
0 |
T16 |
8146 |
0 |
0 |
0 |
T17 |
14235 |
0 |
0 |
0 |
T18 |
12646 |
0 |
0 |
0 |
T28 |
11750 |
0 |
0 |
0 |
T29 |
7380 |
0 |
0 |
0 |
T32 |
6905 |
0 |
0 |
0 |
T33 |
0 |
784 |
0 |
0 |
T34 |
0 |
558 |
0 |
0 |
T35 |
0 |
862 |
0 |
0 |
T36 |
0 |
170 |
0 |
0 |
T37 |
0 |
90 |
0 |
0 |
T38 |
0 |
566 |
0 |
0 |
T39 |
14203 |
0 |
0 |
0 |
T58 |
10916 |
1 |
0 |
0 |
T59 |
13924 |
1 |
0 |
0 |
T61 |
2147 |
1 |
0 |
0 |
T62 |
2923 |
0 |
0 |
0 |
T64 |
3622 |
1 |
0 |
0 |
T65 |
20344 |
2 |
0 |
0 |
T67 |
24222 |
1 |
0 |
0 |
T123 |
17918 |
1 |
0 |
0 |
T124 |
12308 |
1 |
0 |
0 |
T125 |
8922 |
5 |
0 |
0 |
T126 |
23522 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1172107566 |
448036 |
0 |
0 |
T1 |
681842 |
2756 |
0 |
0 |
T2 |
496769 |
346 |
0 |
0 |
T3 |
0 |
1412 |
0 |
0 |
T4 |
160227 |
802 |
0 |
0 |
T9 |
0 |
4856 |
0 |
0 |
T10 |
0 |
2860 |
0 |
0 |
T16 |
4229 |
0 |
0 |
0 |
T17 |
7873 |
0 |
0 |
0 |
T18 |
5303 |
0 |
0 |
0 |
T28 |
6219 |
0 |
0 |
0 |
T29 |
4409 |
0 |
0 |
0 |
T32 |
4356 |
0 |
0 |
0 |
T33 |
0 |
784 |
0 |
0 |
T34 |
0 |
558 |
0 |
0 |
T35 |
0 |
862 |
0 |
0 |
T36 |
0 |
170 |
0 |
0 |
T37 |
0 |
90 |
0 |
0 |
T38 |
0 |
566 |
0 |
0 |
T39 |
8389 |
0 |
0 |
0 |
T58 |
19872 |
1 |
0 |
0 |
T59 |
26282 |
1 |
0 |
0 |
T61 |
12330 |
1 |
0 |
0 |
T62 |
5204 |
0 |
0 |
0 |
T64 |
9794 |
1 |
0 |
0 |
T65 |
8694 |
2 |
0 |
0 |
T67 |
10028 |
1 |
0 |
0 |
T123 |
7580 |
1 |
0 |
0 |
T124 |
6578 |
1 |
0 |
0 |
T125 |
69916 |
5 |
0 |
0 |
T126 |
22078 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
79349664 |
11338 |
0 |
0 |
T1 |
933256 |
172 |
0 |
0 |
T2 |
191676 |
34 |
0 |
0 |
T3 |
0 |
59 |
0 |
0 |
T4 |
141708 |
30 |
0 |
0 |
T16 |
1787 |
0 |
0 |
0 |
T17 |
2977 |
0 |
0 |
0 |
T18 |
2899 |
0 |
0 |
0 |
T28 |
2404 |
0 |
0 |
0 |
T29 |
1541 |
0 |
0 |
0 |
T32 |
1461 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
34 |
0 |
0 |
T37 |
0 |
18 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
2901 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
11338 |
0 |
0 |
T1 |
101153 |
172 |
0 |
0 |
T2 |
199669 |
34 |
0 |
0 |
T3 |
0 |
59 |
0 |
0 |
T4 |
44067 |
30 |
0 |
0 |
T16 |
1414 |
0 |
0 |
0 |
T17 |
2729 |
0 |
0 |
0 |
T18 |
1480 |
0 |
0 |
0 |
T28 |
2079 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1617 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
34 |
0 |
0 |
T37 |
0 |
18 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
79349664 |
17371 |
0 |
0 |
T1 |
933256 |
172 |
0 |
0 |
T2 |
191676 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
141708 |
30 |
0 |
0 |
T16 |
1787 |
0 |
0 |
0 |
T17 |
2977 |
0 |
0 |
0 |
T18 |
2899 |
0 |
0 |
0 |
T28 |
2404 |
0 |
0 |
0 |
T29 |
1541 |
0 |
0 |
0 |
T32 |
1461 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
68 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
2901 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
17396 |
0 |
0 |
T1 |
101153 |
172 |
0 |
0 |
T2 |
199669 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
44067 |
30 |
0 |
0 |
T16 |
1414 |
0 |
0 |
0 |
T17 |
2729 |
0 |
0 |
0 |
T18 |
1480 |
0 |
0 |
0 |
T28 |
2079 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1617 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
68 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
17352 |
0 |
0 |
T1 |
101153 |
172 |
0 |
0 |
T2 |
199669 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
44067 |
30 |
0 |
0 |
T16 |
1414 |
0 |
0 |
0 |
T17 |
2729 |
0 |
0 |
0 |
T18 |
1480 |
0 |
0 |
0 |
T28 |
2079 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1617 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
68 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
79349664 |
17378 |
0 |
0 |
T1 |
933256 |
172 |
0 |
0 |
T2 |
191676 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
141708 |
30 |
0 |
0 |
T16 |
1787 |
0 |
0 |
0 |
T17 |
2977 |
0 |
0 |
0 |
T18 |
2899 |
0 |
0 |
0 |
T28 |
2404 |
0 |
0 |
0 |
T29 |
1541 |
0 |
0 |
0 |
T32 |
1461 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
68 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
2901 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38714923 |
11338 |
0 |
0 |
T1 |
466772 |
172 |
0 |
0 |
T2 |
95771 |
34 |
0 |
0 |
T3 |
0 |
59 |
0 |
0 |
T4 |
70821 |
30 |
0 |
0 |
T16 |
881 |
0 |
0 |
0 |
T17 |
1551 |
0 |
0 |
0 |
T18 |
1499 |
0 |
0 |
0 |
T28 |
1361 |
0 |
0 |
0 |
T29 |
751 |
0 |
0 |
0 |
T32 |
670 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
34 |
0 |
0 |
T37 |
0 |
18 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
1503 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
11338 |
0 |
0 |
T1 |
101153 |
172 |
0 |
0 |
T2 |
199669 |
34 |
0 |
0 |
T3 |
0 |
59 |
0 |
0 |
T4 |
44067 |
30 |
0 |
0 |
T16 |
1414 |
0 |
0 |
0 |
T17 |
2729 |
0 |
0 |
0 |
T18 |
1480 |
0 |
0 |
0 |
T28 |
2079 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1617 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
34 |
0 |
0 |
T37 |
0 |
18 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38714923 |
17368 |
0 |
0 |
T1 |
466772 |
172 |
0 |
0 |
T2 |
95771 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
70821 |
30 |
0 |
0 |
T16 |
881 |
0 |
0 |
0 |
T17 |
1551 |
0 |
0 |
0 |
T18 |
1499 |
0 |
0 |
0 |
T28 |
1361 |
0 |
0 |
0 |
T29 |
751 |
0 |
0 |
0 |
T32 |
670 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
68 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
1503 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
17393 |
0 |
0 |
T1 |
101153 |
172 |
0 |
0 |
T2 |
199669 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
44067 |
30 |
0 |
0 |
T16 |
1414 |
0 |
0 |
0 |
T17 |
2729 |
0 |
0 |
0 |
T18 |
1480 |
0 |
0 |
0 |
T28 |
2079 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1617 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
68 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
17365 |
0 |
0 |
T1 |
101153 |
172 |
0 |
0 |
T2 |
199669 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
44067 |
30 |
0 |
0 |
T16 |
1414 |
0 |
0 |
0 |
T17 |
2729 |
0 |
0 |
0 |
T18 |
1480 |
0 |
0 |
0 |
T28 |
2079 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1617 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
68 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38714923 |
17370 |
0 |
0 |
T1 |
466772 |
172 |
0 |
0 |
T2 |
95771 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
70821 |
30 |
0 |
0 |
T16 |
881 |
0 |
0 |
0 |
T17 |
1551 |
0 |
0 |
0 |
T18 |
1499 |
0 |
0 |
0 |
T28 |
1361 |
0 |
0 |
0 |
T29 |
751 |
0 |
0 |
0 |
T32 |
670 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
68 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
1503 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
19357069 |
11338 |
0 |
0 |
T1 |
233383 |
172 |
0 |
0 |
T2 |
47885 |
34 |
0 |
0 |
T3 |
0 |
59 |
0 |
0 |
T4 |
35411 |
30 |
0 |
0 |
T16 |
441 |
0 |
0 |
0 |
T17 |
775 |
0 |
0 |
0 |
T18 |
750 |
0 |
0 |
0 |
T28 |
680 |
0 |
0 |
0 |
T29 |
376 |
0 |
0 |
0 |
T32 |
335 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
34 |
0 |
0 |
T37 |
0 |
18 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
751 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
11338 |
0 |
0 |
T1 |
101153 |
172 |
0 |
0 |
T2 |
199669 |
34 |
0 |
0 |
T3 |
0 |
59 |
0 |
0 |
T4 |
44067 |
30 |
0 |
0 |
T16 |
1414 |
0 |
0 |
0 |
T17 |
2729 |
0 |
0 |
0 |
T18 |
1480 |
0 |
0 |
0 |
T28 |
2079 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1617 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
34 |
0 |
0 |
T37 |
0 |
18 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
19357069 |
17252 |
0 |
0 |
T1 |
233383 |
172 |
0 |
0 |
T2 |
47885 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
35411 |
30 |
0 |
0 |
T16 |
441 |
0 |
0 |
0 |
T17 |
775 |
0 |
0 |
0 |
T18 |
750 |
0 |
0 |
0 |
T28 |
680 |
0 |
0 |
0 |
T29 |
376 |
0 |
0 |
0 |
T32 |
335 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
68 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
751 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
17277 |
0 |
0 |
T1 |
101153 |
172 |
0 |
0 |
T2 |
199669 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
44067 |
30 |
0 |
0 |
T16 |
1414 |
0 |
0 |
0 |
T17 |
2729 |
0 |
0 |
0 |
T18 |
1480 |
0 |
0 |
0 |
T28 |
2079 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1617 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
68 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
17250 |
0 |
0 |
T1 |
101153 |
172 |
0 |
0 |
T2 |
199669 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
44067 |
30 |
0 |
0 |
T16 |
1414 |
0 |
0 |
0 |
T17 |
2729 |
0 |
0 |
0 |
T18 |
1480 |
0 |
0 |
0 |
T28 |
2079 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1617 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
68 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
19357069 |
17258 |
0 |
0 |
T1 |
233383 |
172 |
0 |
0 |
T2 |
47885 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
35411 |
30 |
0 |
0 |
T16 |
441 |
0 |
0 |
0 |
T17 |
775 |
0 |
0 |
0 |
T18 |
750 |
0 |
0 |
0 |
T28 |
680 |
0 |
0 |
0 |
T29 |
376 |
0 |
0 |
0 |
T32 |
335 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
68 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
751 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
87581275 |
11338 |
0 |
0 |
T1 |
102617 |
172 |
0 |
0 |
T2 |
199669 |
34 |
0 |
0 |
T3 |
0 |
59 |
0 |
0 |
T4 |
165619 |
30 |
0 |
0 |
T16 |
1861 |
0 |
0 |
0 |
T17 |
3101 |
0 |
0 |
0 |
T18 |
3020 |
0 |
0 |
0 |
T28 |
2504 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1482 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
34 |
0 |
0 |
T37 |
0 |
18 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
11338 |
0 |
0 |
T1 |
101153 |
172 |
0 |
0 |
T2 |
199669 |
34 |
0 |
0 |
T3 |
0 |
59 |
0 |
0 |
T4 |
44067 |
30 |
0 |
0 |
T16 |
1414 |
0 |
0 |
0 |
T17 |
2729 |
0 |
0 |
0 |
T18 |
1480 |
0 |
0 |
0 |
T28 |
2079 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1617 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
34 |
0 |
0 |
T37 |
0 |
18 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
87581275 |
17309 |
0 |
0 |
T1 |
102617 |
172 |
0 |
0 |
T2 |
199669 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
165619 |
30 |
0 |
0 |
T16 |
1861 |
0 |
0 |
0 |
T17 |
3101 |
0 |
0 |
0 |
T18 |
3020 |
0 |
0 |
0 |
T28 |
2504 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1482 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
68 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
17321 |
0 |
0 |
T1 |
101153 |
172 |
0 |
0 |
T2 |
199669 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
44067 |
30 |
0 |
0 |
T16 |
1414 |
0 |
0 |
0 |
T17 |
2729 |
0 |
0 |
0 |
T18 |
1480 |
0 |
0 |
0 |
T28 |
2079 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1617 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
68 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
17296 |
0 |
0 |
T1 |
101153 |
172 |
0 |
0 |
T2 |
199669 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
44067 |
30 |
0 |
0 |
T16 |
1414 |
0 |
0 |
0 |
T17 |
2729 |
0 |
0 |
0 |
T18 |
1480 |
0 |
0 |
0 |
T28 |
2079 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1617 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
68 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
87581275 |
17311 |
0 |
0 |
T1 |
102617 |
172 |
0 |
0 |
T2 |
199669 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
165619 |
30 |
0 |
0 |
T16 |
1861 |
0 |
0 |
0 |
T17 |
3101 |
0 |
0 |
0 |
T18 |
3020 |
0 |
0 |
0 |
T28 |
2504 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1482 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
68 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_en_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
41975563 |
10914 |
0 |
0 |
T1 |
478169 |
172 |
0 |
0 |
T2 |
95843 |
34 |
0 |
0 |
T3 |
0 |
59 |
0 |
0 |
T4 |
79498 |
30 |
0 |
0 |
T16 |
893 |
0 |
0 |
0 |
T17 |
1489 |
0 |
0 |
0 |
T18 |
1450 |
0 |
0 |
0 |
T28 |
1202 |
0 |
0 |
0 |
T29 |
771 |
0 |
0 |
0 |
T32 |
733 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
17 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
1450 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
11338 |
0 |
0 |
T1 |
101153 |
172 |
0 |
0 |
T2 |
199669 |
34 |
0 |
0 |
T3 |
0 |
59 |
0 |
0 |
T4 |
44067 |
30 |
0 |
0 |
T16 |
1414 |
0 |
0 |
0 |
T17 |
2729 |
0 |
0 |
0 |
T18 |
1480 |
0 |
0 |
0 |
T28 |
2079 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1617 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
34 |
0 |
0 |
T37 |
0 |
18 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
41975563 |
16963 |
0 |
0 |
T1 |
478169 |
172 |
0 |
0 |
T2 |
95843 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
79498 |
30 |
0 |
0 |
T16 |
893 |
0 |
0 |
0 |
T17 |
1489 |
0 |
0 |
0 |
T18 |
1450 |
0 |
0 |
0 |
T28 |
1202 |
0 |
0 |
0 |
T29 |
771 |
0 |
0 |
0 |
T32 |
733 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
64 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
1450 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
17179 |
0 |
0 |
T1 |
101153 |
172 |
0 |
0 |
T2 |
199669 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
44067 |
30 |
0 |
0 |
T16 |
1414 |
0 |
0 |
0 |
T17 |
2729 |
0 |
0 |
0 |
T18 |
1480 |
0 |
0 |
0 |
T28 |
2079 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1617 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
68 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
16846 |
0 |
0 |
T1 |
101153 |
172 |
0 |
0 |
T2 |
199669 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
44067 |
30 |
0 |
0 |
T16 |
1414 |
0 |
0 |
0 |
T17 |
2729 |
0 |
0 |
0 |
T18 |
1480 |
0 |
0 |
0 |
T28 |
2079 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1617 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
59 |
0 |
0 |
T37 |
0 |
27 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
41975563 |
17006 |
0 |
0 |
T1 |
478169 |
172 |
0 |
0 |
T2 |
95843 |
34 |
0 |
0 |
T3 |
0 |
70 |
0 |
0 |
T4 |
79498 |
30 |
0 |
0 |
T16 |
893 |
0 |
0 |
0 |
T17 |
1489 |
0 |
0 |
0 |
T18 |
1450 |
0 |
0 |
0 |
T28 |
1202 |
0 |
0 |
0 |
T29 |
771 |
0 |
0 |
0 |
T32 |
733 |
0 |
0 |
0 |
T33 |
0 |
28 |
0 |
0 |
T34 |
0 |
22 |
0 |
0 |
T35 |
0 |
30 |
0 |
0 |
T36 |
0 |
67 |
0 |
0 |
T37 |
0 |
36 |
0 |
0 |
T38 |
0 |
22 |
0 |
0 |
T39 |
1450 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T58,T59,T61 |
1 | 0 | Covered | T58,T59,T61 |
1 | 1 | Covered | T58,T66,T124 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T58,T59,T61 |
1 | 0 | Covered | T58,T66,T124 |
1 | 1 | Covered | T58,T59,T61 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
33 |
0 |
0 |
T58 |
5458 |
2 |
0 |
0 |
T59 |
6962 |
1 |
0 |
0 |
T61 |
2147 |
1 |
0 |
0 |
T66 |
6945 |
2 |
0 |
0 |
T123 |
8959 |
1 |
0 |
0 |
T124 |
6154 |
2 |
0 |
0 |
T125 |
4461 |
2 |
0 |
0 |
T127 |
5355 |
1 |
0 |
0 |
T128 |
8942 |
3 |
0 |
0 |
T129 |
7417 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
79349664 |
33 |
0 |
0 |
T58 |
20958 |
2 |
0 |
0 |
T59 |
27846 |
1 |
0 |
0 |
T61 |
25776 |
1 |
0 |
0 |
T66 |
27782 |
2 |
0 |
0 |
T123 |
9149 |
1 |
0 |
0 |
T124 |
7478 |
2 |
0 |
0 |
T125 |
71389 |
2 |
0 |
0 |
T127 |
10938 |
1 |
0 |
0 |
T128 |
50500 |
3 |
0 |
0 |
T129 |
7119 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T58,T59,T60 |
1 | 0 | Covered | T58,T59,T60 |
1 | 1 | Covered | T59,T66,T124 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T58,T59,T60 |
1 | 0 | Covered | T59,T66,T124 |
1 | 1 | Covered | T58,T59,T60 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
34 |
0 |
0 |
T58 |
5458 |
1 |
0 |
0 |
T59 |
6962 |
3 |
0 |
0 |
T60 |
4947 |
2 |
0 |
0 |
T64 |
3622 |
1 |
0 |
0 |
T65 |
10172 |
1 |
0 |
0 |
T66 |
6945 |
2 |
0 |
0 |
T123 |
8959 |
2 |
0 |
0 |
T124 |
6154 |
2 |
0 |
0 |
T127 |
5355 |
1 |
0 |
0 |
T128 |
8942 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
79349664 |
34 |
0 |
0 |
T58 |
20958 |
1 |
0 |
0 |
T59 |
27846 |
3 |
0 |
0 |
T60 |
22613 |
2 |
0 |
0 |
T64 |
20456 |
1 |
0 |
0 |
T65 |
10172 |
1 |
0 |
0 |
T66 |
27782 |
2 |
0 |
0 |
T123 |
9149 |
2 |
0 |
0 |
T124 |
7478 |
2 |
0 |
0 |
T127 |
10938 |
1 |
0 |
0 |
T128 |
50500 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T58,T59,T61 |
1 | 0 | Covered | T58,T59,T61 |
1 | 1 | Covered | T125,T130,T131 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T58,T59,T61 |
1 | 0 | Covered | T125,T130,T131 |
1 | 1 | Covered | T58,T59,T61 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
32 |
0 |
0 |
T58 |
5458 |
1 |
0 |
0 |
T59 |
6962 |
1 |
0 |
0 |
T61 |
2147 |
1 |
0 |
0 |
T64 |
3622 |
1 |
0 |
0 |
T65 |
10172 |
2 |
0 |
0 |
T67 |
12111 |
1 |
0 |
0 |
T123 |
8959 |
1 |
0 |
0 |
T124 |
6154 |
1 |
0 |
0 |
T125 |
4461 |
5 |
0 |
0 |
T126 |
11761 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38714923 |
32 |
0 |
0 |
T58 |
9936 |
1 |
0 |
0 |
T59 |
13141 |
1 |
0 |
0 |
T61 |
12330 |
1 |
0 |
0 |
T64 |
9794 |
1 |
0 |
0 |
T65 |
4347 |
2 |
0 |
0 |
T67 |
5014 |
1 |
0 |
0 |
T123 |
3790 |
1 |
0 |
0 |
T124 |
3289 |
1 |
0 |
0 |
T125 |
34958 |
5 |
0 |
0 |
T126 |
11039 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T58,T59,T62 |
1 | 0 | Covered | T58,T59,T62 |
1 | 1 | Covered | T65,T67,T123 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T58,T59,T62 |
1 | 0 | Covered | T65,T67,T123 |
1 | 1 | Covered | T58,T59,T62 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div2_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
36 |
0 |
0 |
T58 |
5458 |
1 |
0 |
0 |
T59 |
6962 |
1 |
0 |
0 |
T62 |
2923 |
1 |
0 |
0 |
T65 |
10172 |
3 |
0 |
0 |
T67 |
12111 |
2 |
0 |
0 |
T123 |
8959 |
2 |
0 |
0 |
T124 |
6154 |
2 |
0 |
0 |
T125 |
4461 |
5 |
0 |
0 |
T126 |
11761 |
1 |
0 |
0 |
T128 |
8942 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38714923 |
36 |
0 |
0 |
T58 |
9936 |
1 |
0 |
0 |
T59 |
13141 |
1 |
0 |
0 |
T62 |
5204 |
1 |
0 |
0 |
T65 |
4347 |
3 |
0 |
0 |
T67 |
5014 |
2 |
0 |
0 |
T123 |
3790 |
2 |
0 |
0 |
T124 |
3289 |
2 |
0 |
0 |
T125 |
34958 |
5 |
0 |
0 |
T126 |
11039 |
1 |
0 |
0 |
T128 |
24625 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T59,T61,T64 |
1 | 0 | Covered | T59,T61,T64 |
1 | 1 | Covered | T61,T64,T132 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T59,T61,T64 |
1 | 0 | Covered | T61,T64,T132 |
1 | 1 | Covered | T59,T61,T64 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
29 |
0 |
0 |
T59 |
6962 |
2 |
0 |
0 |
T61 |
2147 |
2 |
0 |
0 |
T62 |
2923 |
1 |
0 |
0 |
T64 |
3622 |
2 |
0 |
0 |
T65 |
10172 |
3 |
0 |
0 |
T67 |
12111 |
1 |
0 |
0 |
T125 |
4461 |
1 |
0 |
0 |
T127 |
5355 |
1 |
0 |
0 |
T128 |
8942 |
1 |
0 |
0 |
T132 |
17352 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
19357069 |
29 |
0 |
0 |
T59 |
6569 |
2 |
0 |
0 |
T61 |
6166 |
2 |
0 |
0 |
T62 |
2602 |
1 |
0 |
0 |
T64 |
4894 |
2 |
0 |
0 |
T65 |
2174 |
3 |
0 |
0 |
T67 |
2509 |
1 |
0 |
0 |
T125 |
17481 |
1 |
0 |
0 |
T127 |
2473 |
1 |
0 |
0 |
T128 |
12313 |
1 |
0 |
0 |
T132 |
3930 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T58,T59,T61 |
1 | 0 | Covered | T58,T59,T61 |
1 | 1 | Covered | T61,T64,T65 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T58,T59,T61 |
1 | 0 | Covered | T61,T64,T65 |
1 | 1 | Covered | T58,T59,T61 |
Branch Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_io_div4_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
36 |
0 |
0 |
T58 |
5458 |
1 |
0 |
0 |
T59 |
6962 |
1 |
0 |
0 |
T61 |
2147 |
2 |
0 |
0 |
T62 |
2923 |
1 |
0 |
0 |
T64 |
3622 |
2 |
0 |
0 |
T65 |
10172 |
4 |
0 |
0 |
T67 |
12111 |
1 |
0 |
0 |
T123 |
8959 |
1 |
0 |
0 |
T127 |
5355 |
2 |
0 |
0 |
T132 |
17352 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
19357069 |
36 |
0 |
0 |
T58 |
4966 |
1 |
0 |
0 |
T59 |
6569 |
1 |
0 |
0 |
T61 |
6166 |
2 |
0 |
0 |
T62 |
2602 |
1 |
0 |
0 |
T64 |
4894 |
2 |
0 |
0 |
T65 |
2174 |
4 |
0 |
0 |
T67 |
2509 |
1 |
0 |
0 |
T123 |
1898 |
1 |
0 |
0 |
T127 |
2473 |
2 |
0 |
0 |
T132 |
3930 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T59,T64,T65 |
1 | 0 | Covered | T59,T64,T65 |
1 | 1 | Covered | T59,T65,T67 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T59,T64,T65 |
1 | 0 | Covered | T59,T65,T67 |
1 | 1 | Covered | T59,T64,T65 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
40 |
0 |
0 |
T59 |
6962 |
3 |
0 |
0 |
T64 |
3622 |
1 |
0 |
0 |
T65 |
10172 |
3 |
0 |
0 |
T67 |
12111 |
3 |
0 |
0 |
T123 |
8959 |
2 |
0 |
0 |
T124 |
6154 |
2 |
0 |
0 |
T125 |
4461 |
1 |
0 |
0 |
T127 |
5355 |
1 |
0 |
0 |
T129 |
7417 |
1 |
0 |
0 |
T132 |
17352 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
87581275 |
40 |
0 |
0 |
T59 |
29008 |
3 |
0 |
0 |
T64 |
21310 |
1 |
0 |
0 |
T65 |
10597 |
3 |
0 |
0 |
T67 |
12111 |
3 |
0 |
0 |
T123 |
9531 |
2 |
0 |
0 |
T124 |
7790 |
2 |
0 |
0 |
T125 |
74367 |
1 |
0 |
0 |
T127 |
11394 |
1 |
0 |
0 |
T129 |
7417 |
1 |
0 |
0 |
T132 |
18076 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T59,T63,T64 |
1 | 0 | Covered | T59,T63,T64 |
1 | 1 | Covered | T64,T67,T123 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T59,T63,T64 |
1 | 0 | Covered | T64,T67,T123 |
1 | 1 | Covered | T59,T63,T64 |
Branch Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_main_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
37 |
0 |
0 |
T59 |
6962 |
2 |
0 |
0 |
T63 |
6234 |
1 |
0 |
0 |
T64 |
3622 |
3 |
0 |
0 |
T65 |
10172 |
2 |
0 |
0 |
T67 |
12111 |
2 |
0 |
0 |
T123 |
8959 |
2 |
0 |
0 |
T124 |
6154 |
2 |
0 |
0 |
T125 |
4461 |
1 |
0 |
0 |
T127 |
5355 |
1 |
0 |
0 |
T132 |
17352 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
87581275 |
37 |
0 |
0 |
T59 |
29008 |
2 |
0 |
0 |
T63 |
23091 |
1 |
0 |
0 |
T64 |
21310 |
3 |
0 |
0 |
T65 |
10597 |
2 |
0 |
0 |
T67 |
12111 |
2 |
0 |
0 |
T123 |
9531 |
2 |
0 |
0 |
T124 |
7790 |
2 |
0 |
0 |
T125 |
74367 |
1 |
0 |
0 |
T127 |
11394 |
1 |
0 |
0 |
T132 |
18076 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T58,T63,T67 |
1 | 0 | Covered | T58,T63,T67 |
1 | 1 | Covered | T67,T128,T133 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T58,T63,T67 |
1 | 0 | Covered | T67,T128,T133 |
1 | 1 | Covered | T58,T63,T67 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_hi_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
36 |
0 |
0 |
T58 |
5458 |
2 |
0 |
0 |
T63 |
6234 |
1 |
0 |
0 |
T67 |
12111 |
5 |
0 |
0 |
T123 |
8959 |
3 |
0 |
0 |
T125 |
4461 |
1 |
0 |
0 |
T126 |
11761 |
1 |
0 |
0 |
T128 |
8942 |
3 |
0 |
0 |
T134 |
9560 |
1 |
0 |
0 |
T135 |
6511 |
1 |
0 |
0 |
T136 |
8655 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
41975563 |
36 |
0 |
0 |
T58 |
10479 |
2 |
0 |
0 |
T63 |
11083 |
1 |
0 |
0 |
T67 |
5813 |
5 |
0 |
0 |
T123 |
4575 |
3 |
0 |
0 |
T125 |
35697 |
1 |
0 |
0 |
T126 |
11761 |
1 |
0 |
0 |
T128 |
25252 |
3 |
0 |
0 |
T134 |
8997 |
1 |
0 |
0 |
T135 |
3256 |
1 |
0 |
0 |
T136 |
13402 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T63,T61,T67 |
1 | 0 | Covered | T63,T61,T67 |
1 | 1 | Covered | T128,T133,T131 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T63,T61,T67 |
1 | 0 | Covered | T128,T133,T131 |
1 | 1 | Covered | T63,T61,T67 |
Branch Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_usb_meas_ctrl_shadowed_lo_err_update_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36499045 |
31 |
0 |
0 |
T61 |
2147 |
2 |
0 |
0 |
T63 |
6234 |
1 |
0 |
0 |
T67 |
12111 |
4 |
0 |
0 |
T123 |
8959 |
3 |
0 |
0 |
T125 |
4461 |
1 |
0 |
0 |
T128 |
8942 |
3 |
0 |
0 |
T134 |
9560 |
1 |
0 |
0 |
T135 |
6511 |
1 |
0 |
0 |
T136 |
8655 |
2 |
0 |
0 |
T137 |
4346 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
41975563 |
31 |
0 |
0 |
T61 |
12889 |
2 |
0 |
0 |
T63 |
11083 |
1 |
0 |
0 |
T67 |
5813 |
4 |
0 |
0 |
T123 |
4575 |
3 |
0 |
0 |
T125 |
35697 |
1 |
0 |
0 |
T128 |
25252 |
3 |
0 |
0 |
T134 |
8997 |
1 |
0 |
0 |
T135 |
3256 |
1 |
0 |
0 |
T136 |
13402 |
2 |
0 |
0 |
T137 |
8693 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76666058 |
41475 |
0 |
0 |
T1 |
933256 |
533 |
0 |
0 |
T2 |
191676 |
61 |
0 |
0 |
T3 |
0 |
276 |
0 |
0 |
T4 |
141708 |
169 |
0 |
0 |
T9 |
0 |
1243 |
0 |
0 |
T10 |
0 |
664 |
0 |
0 |
T16 |
1787 |
0 |
0 |
0 |
T17 |
2977 |
0 |
0 |
0 |
T18 |
2899 |
0 |
0 |
0 |
T28 |
2404 |
0 |
0 |
0 |
T29 |
1541 |
0 |
0 |
0 |
T32 |
1461 |
0 |
0 |
0 |
T33 |
0 |
169 |
0 |
0 |
T34 |
0 |
114 |
0 |
0 |
T35 |
0 |
190 |
0 |
0 |
T38 |
0 |
119 |
0 |
0 |
T39 |
2901 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1243843 |
41092 |
0 |
0 |
T1 |
3164 |
533 |
0 |
0 |
T2 |
415 |
61 |
0 |
0 |
T3 |
0 |
277 |
0 |
0 |
T4 |
309 |
169 |
0 |
0 |
T9 |
0 |
1243 |
0 |
0 |
T10 |
0 |
664 |
0 |
0 |
T16 |
130 |
0 |
0 |
0 |
T17 |
216 |
0 |
0 |
0 |
T18 |
211 |
0 |
0 |
0 |
T28 |
175 |
0 |
0 |
0 |
T29 |
112 |
0 |
0 |
0 |
T32 |
113 |
0 |
0 |
0 |
T33 |
0 |
169 |
0 |
0 |
T34 |
0 |
114 |
0 |
0 |
T35 |
0 |
190 |
0 |
0 |
T38 |
0 |
119 |
0 |
0 |
T39 |
211 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37418350 |
41095 |
0 |
0 |
T1 |
466772 |
533 |
0 |
0 |
T2 |
95771 |
61 |
0 |
0 |
T3 |
0 |
276 |
0 |
0 |
T4 |
70821 |
169 |
0 |
0 |
T9 |
0 |
1167 |
0 |
0 |
T10 |
0 |
664 |
0 |
0 |
T16 |
881 |
0 |
0 |
0 |
T17 |
1551 |
0 |
0 |
0 |
T18 |
1499 |
0 |
0 |
0 |
T28 |
1361 |
0 |
0 |
0 |
T29 |
751 |
0 |
0 |
0 |
T32 |
670 |
0 |
0 |
0 |
T33 |
0 |
169 |
0 |
0 |
T34 |
0 |
114 |
0 |
0 |
T35 |
0 |
190 |
0 |
0 |
T38 |
0 |
119 |
0 |
0 |
T39 |
1503 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1243843 |
40715 |
0 |
0 |
T1 |
3164 |
533 |
0 |
0 |
T2 |
415 |
61 |
0 |
0 |
T3 |
0 |
277 |
0 |
0 |
T4 |
309 |
169 |
0 |
0 |
T9 |
0 |
1167 |
0 |
0 |
T10 |
0 |
664 |
0 |
0 |
T16 |
130 |
0 |
0 |
0 |
T17 |
216 |
0 |
0 |
0 |
T18 |
211 |
0 |
0 |
0 |
T28 |
175 |
0 |
0 |
0 |
T29 |
112 |
0 |
0 |
0 |
T32 |
113 |
0 |
0 |
0 |
T33 |
0 |
169 |
0 |
0 |
T34 |
0 |
114 |
0 |
0 |
T35 |
0 |
190 |
0 |
0 |
T38 |
0 |
119 |
0 |
0 |
T39 |
211 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
18708777 |
40592 |
0 |
0 |
T1 |
233383 |
533 |
0 |
0 |
T2 |
47885 |
61 |
0 |
0 |
T3 |
0 |
276 |
0 |
0 |
T4 |
35411 |
169 |
0 |
0 |
T9 |
0 |
1129 |
0 |
0 |
T10 |
0 |
664 |
0 |
0 |
T16 |
441 |
0 |
0 |
0 |
T17 |
775 |
0 |
0 |
0 |
T18 |
750 |
0 |
0 |
0 |
T28 |
680 |
0 |
0 |
0 |
T29 |
376 |
0 |
0 |
0 |
T32 |
335 |
0 |
0 |
0 |
T33 |
0 |
169 |
0 |
0 |
T34 |
0 |
114 |
0 |
0 |
T35 |
0 |
190 |
0 |
0 |
T38 |
0 |
119 |
0 |
0 |
T39 |
751 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1243843 |
40220 |
0 |
0 |
T1 |
3164 |
533 |
0 |
0 |
T2 |
415 |
61 |
0 |
0 |
T3 |
0 |
277 |
0 |
0 |
T4 |
309 |
169 |
0 |
0 |
T9 |
0 |
1129 |
0 |
0 |
T10 |
0 |
664 |
0 |
0 |
T16 |
130 |
0 |
0 |
0 |
T17 |
216 |
0 |
0 |
0 |
T18 |
211 |
0 |
0 |
0 |
T28 |
175 |
0 |
0 |
0 |
T29 |
112 |
0 |
0 |
0 |
T32 |
113 |
0 |
0 |
0 |
T33 |
0 |
169 |
0 |
0 |
T34 |
0 |
114 |
0 |
0 |
T35 |
0 |
190 |
0 |
0 |
T38 |
0 |
119 |
0 |
0 |
T39 |
211 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
84785747 |
49646 |
0 |
0 |
T1 |
102617 |
641 |
0 |
0 |
T2 |
199669 |
61 |
0 |
0 |
T3 |
0 |
382 |
0 |
0 |
T4 |
165619 |
205 |
0 |
0 |
T9 |
0 |
1317 |
0 |
0 |
T10 |
0 |
868 |
0 |
0 |
T16 |
1861 |
0 |
0 |
0 |
T17 |
3101 |
0 |
0 |
0 |
T18 |
3020 |
0 |
0 |
0 |
T28 |
2504 |
0 |
0 |
0 |
T29 |
1605 |
0 |
0 |
0 |
T32 |
1482 |
0 |
0 |
0 |
T33 |
0 |
193 |
0 |
0 |
T34 |
0 |
150 |
0 |
0 |
T35 |
0 |
202 |
0 |
0 |
T38 |
0 |
143 |
0 |
0 |
T39 |
3021 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1203612 |
48821 |
0 |
0 |
T1 |
3272 |
641 |
0 |
0 |
T2 |
415 |
61 |
0 |
0 |
T3 |
0 |
382 |
0 |
0 |
T4 |
345 |
205 |
0 |
0 |
T9 |
0 |
1317 |
0 |
0 |
T10 |
0 |
868 |
0 |
0 |
T16 |
130 |
0 |
0 |
0 |
T17 |
216 |
0 |
0 |
0 |
T18 |
211 |
0 |
0 |
0 |
T28 |
175 |
0 |
0 |
0 |
T29 |
112 |
0 |
0 |
0 |
T32 |
113 |
0 |
0 |
0 |
T33 |
0 |
193 |
0 |
0 |
T34 |
0 |
150 |
0 |
0 |
T35 |
0 |
202 |
0 |
0 |
T38 |
0 |
143 |
0 |
0 |
T39 |
211 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T4,T1,T2 |
1 | 0 | Covered | T4,T1,T2 |
1 | 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_meas.u_sync_ref
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
40633732 |
48596 |
0 |
0 |
T1 |
478169 |
581 |
0 |
0 |
T2 |
95843 |
61 |
0 |
0 |
T3 |
0 |
249 |
0 |
0 |
T4 |
79498 |
205 |
0 |
0 |
T9 |
0 |
1239 |
0 |
0 |
T10 |
0 |
844 |
0 |
0 |
T16 |
893 |
0 |
0 |
0 |
T17 |
1489 |
0 |
0 |
0 |
T18 |
1450 |
0 |
0 |
0 |
T28 |
1202 |
0 |
0 |
0 |
T29 |
771 |
0 |
0 |
0 |
T32 |
733 |
0 |
0 |
0 |
T33 |
0 |
181 |
0 |
0 |
T34 |
0 |
150 |
0 |
0 |
T35 |
0 |
190 |
0 |
0 |
T38 |
0 |
155 |
0 |
0 |
T39 |
1450 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1246493 |
47265 |
0 |
0 |
T1 |
3212 |
581 |
0 |
0 |
T2 |
415 |
61 |
0 |
0 |
T3 |
0 |
249 |
0 |
0 |
T4 |
345 |
205 |
0 |
0 |
T9 |
0 |
1239 |
0 |
0 |
T10 |
0 |
844 |
0 |
0 |
T16 |
130 |
0 |
0 |
0 |
T17 |
216 |
0 |
0 |
0 |
T18 |
211 |
0 |
0 |
0 |
T28 |
175 |
0 |
0 |
0 |
T29 |
112 |
0 |
0 |
0 |
T32 |
113 |
0 |
0 |
0 |
T33 |
0 |
181 |
0 |
0 |
T34 |
0 |
150 |
0 |
0 |
T35 |
0 |
190 |
0 |
0 |
T38 |
0 |
155 |
0 |
0 |
T39 |
211 |
0 |
0 |
0 |