Line Coverage for Module :
prim_generic_clock_gating
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| ALWAYS | 22 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
21 always_latch begin
22 1/1 if (!clk_i) begin
Tests: T4 T5 T6
23 1/1 en_latch = en_i | test_en_i;
Tests: T4 T5 T6
24 end
MISSING_ELSE
25 end
26 1/1 assign clk_o = en_latch & clk_i;
Tests: T4 T5 T6
Cond Coverage for Module :
prim_generic_clock_gating
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 23
EXPRESSION (en_i | test_en_i)
--1- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T4,T6,T29 |
| 1 | 0 | Covered | T4,T5,T6 |
LINE 26
EXPRESSION (en_latch & clk_i)
----1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Module :
prim_generic_clock_gating
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
22 |
2 |
2 |
100.00 |
22 if (!clk_i) begin
-1-
23 en_latch = en_i | test_en_i;
==>
24 end
MISSING_ELSE
==>
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| ALWAYS | 22 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
21 always_latch begin
22 1/1 if (!clk_i) begin
Tests: T4 T5 T6
23 1/1 en_latch = en_i | test_en_i;
Tests: T4 T5 T6
24 end
MISSING_ELSE
25 end
26 1/1 assign clk_o = en_latch & clk_i;
Tests: T4 T5 T6
Cond Coverage for Instance : tb.dut.u_main_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 23
EXPRESSION (en_i | test_en_i)
--1- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T28 |
| 0 | 1 | Covered | T4,T29,T31 |
| 1 | 0 | Covered | T4,T5,T6 |
LINE 26
EXPRESSION (en_latch & clk_i)
----1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T6,T28 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_main_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
22 |
2 |
2 |
100.00 |
22 if (!clk_i) begin
-1-
23 en_latch = en_i | test_en_i;
==>
24 end
MISSING_ELSE
==>
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| ALWAYS | 22 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
21 always_latch begin
22 1/1 if (!clk_i) begin
Tests: T4 T5 T6
23 1/1 en_latch = en_i | test_en_i;
Tests: T4 T5 T6
24 end
MISSING_ELSE
25 end
26 1/1 assign clk_o = en_latch & clk_i;
Tests: T4 T5 T6
Cond Coverage for Instance : tb.dut.u_io_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 23
EXPRESSION (en_i | test_en_i)
--1- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T28 |
| 0 | 1 | Covered | T4,T29,T31 |
| 1 | 0 | Covered | T4,T5,T6 |
LINE 26
EXPRESSION (en_latch & clk_i)
----1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T6,T28 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_io_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
22 |
2 |
2 |
100.00 |
22 if (!clk_i) begin
-1-
23 en_latch = en_i | test_en_i;
==>
24 end
MISSING_ELSE
==>
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| ALWAYS | 22 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
21 always_latch begin
22 1/1 if (!clk_i) begin
Tests: T4 T5 T6
23 1/1 en_latch = en_i | test_en_i;
Tests: T4 T5 T6
24 end
MISSING_ELSE
25 end
26 1/1 assign clk_o = en_latch & clk_i;
Tests: T4 T5 T6
Cond Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 23
EXPRESSION (en_i | test_en_i)
--1- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T28 |
| 0 | 1 | Covered | T4,T29,T31 |
| 1 | 0 | Covered | T4,T5,T6 |
LINE 26
EXPRESSION (en_latch & clk_i)
----1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T6,T28 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
22 |
2 |
2 |
100.00 |
22 if (!clk_i) begin
-1-
23 en_latch = en_i | test_en_i;
==>
24 end
MISSING_ELSE
==>
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| ALWAYS | 22 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
21 always_latch begin
22 1/1 if (!clk_i) begin
Tests: T4 T5 T6
23 1/1 en_latch = en_i | test_en_i;
Tests: T4 T5 T6
24 end
MISSING_ELSE
25 end
26 1/1 assign clk_o = en_latch & clk_i;
Tests: T4 T5 T6
Cond Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 23
EXPRESSION (en_i | test_en_i)
--1- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T28 |
| 0 | 1 | Covered | T4,T29,T31 |
| 1 | 0 | Covered | T4,T5,T6 |
LINE 26
EXPRESSION (en_latch & clk_i)
----1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T6,T28 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
22 |
2 |
2 |
100.00 |
22 if (!clk_i) begin
-1-
23 en_latch = en_i | test_en_i;
==>
24 end
MISSING_ELSE
==>
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| ALWAYS | 22 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
21 always_latch begin
22 1/1 if (!clk_i) begin
Tests: T4 T5 T6
23 1/1 en_latch = en_i | test_en_i;
Tests: T4 T5 T6
24 end
MISSING_ELSE
25 end
26 1/1 assign clk_o = en_latch & clk_i;
Tests: T4 T5 T6
Cond Coverage for Instance : tb.dut.u_usb_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 23
EXPRESSION (en_i | test_en_i)
--1- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T28 |
| 0 | 1 | Covered | T4,T29,T31 |
| 1 | 0 | Covered | T4,T5,T6 |
LINE 26
EXPRESSION (en_latch & clk_i)
----1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T6,T28 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_usb_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
22 |
2 |
2 |
100.00 |
22 if (!clk_i) begin
-1-
23 en_latch = en_i | test_en_i;
==>
24 end
MISSING_ELSE
==>
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| ALWAYS | 22 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
21 always_latch begin
22 1/1 if (!clk_i) begin
Tests: T4 T5 T6
23 1/1 en_latch = en_i | test_en_i;
Tests: T4 T5 T6
24 end
MISSING_ELSE
25 end
26 1/1 assign clk_o = en_latch & clk_i;
Tests: T4 T5 T6
Cond Coverage for Instance : tb.dut.u_clk_io_div4_peri_cg.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 23
EXPRESSION (en_i | test_en_i)
--1- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T4,T6,T29 |
| 1 | 0 | Covered | T4,T5,T6 |
LINE 26
EXPRESSION (en_latch & clk_i)
----1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_io_div4_peri_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
22 |
2 |
2 |
100.00 |
22 if (!clk_i) begin
-1-
23 en_latch = en_i | test_en_i;
==>
24 end
MISSING_ELSE
==>
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| ALWAYS | 22 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
21 always_latch begin
22 1/1 if (!clk_i) begin
Tests: T4 T5 T6
23 1/1 en_latch = en_i | test_en_i;
Tests: T4 T5 T6
24 end
MISSING_ELSE
25 end
26 1/1 assign clk_o = en_latch & clk_i;
Tests: T4 T5 T6
Cond Coverage for Instance : tb.dut.u_clk_io_div2_peri_cg.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 23
EXPRESSION (en_i | test_en_i)
--1- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T4,T6,T29 |
| 1 | 0 | Covered | T4,T5,T6 |
LINE 26
EXPRESSION (en_latch & clk_i)
----1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_io_div2_peri_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
22 |
2 |
2 |
100.00 |
22 if (!clk_i) begin
-1-
23 en_latch = en_i | test_en_i;
==>
24 end
MISSING_ELSE
==>
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| ALWAYS | 22 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
21 always_latch begin
22 1/1 if (!clk_i) begin
Tests: T4 T5 T6
23 1/1 en_latch = en_i | test_en_i;
Tests: T4 T5 T6
24 end
MISSING_ELSE
25 end
26 1/1 assign clk_o = en_latch & clk_i;
Tests: T4 T5 T6
Cond Coverage for Instance : tb.dut.u_clk_io_peri_cg.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 23
EXPRESSION (en_i | test_en_i)
--1- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T4,T6,T29 |
| 1 | 0 | Covered | T4,T5,T6 |
LINE 26
EXPRESSION (en_latch & clk_i)
----1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_io_peri_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
22 |
2 |
2 |
100.00 |
22 if (!clk_i) begin
-1-
23 en_latch = en_i | test_en_i;
==>
24 end
MISSING_ELSE
==>
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| ALWAYS | 22 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
21 always_latch begin
22 1/1 if (!clk_i) begin
Tests: T4 T5 T6
23 1/1 en_latch = en_i | test_en_i;
Tests: T4 T5 T6
24 end
MISSING_ELSE
25 end
26 1/1 assign clk_o = en_latch & clk_i;
Tests: T4 T5 T6
Cond Coverage for Instance : tb.dut.u_clk_usb_peri_cg.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 23
EXPRESSION (en_i | test_en_i)
--1- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T4,T6,T29 |
| 1 | 0 | Covered | T4,T5,T6 |
LINE 26
EXPRESSION (en_latch & clk_i)
----1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_usb_peri_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
22 |
2 |
2 |
100.00 |
22 if (!clk_i) begin
-1-
23 en_latch = en_i | test_en_i;
==>
24 end
MISSING_ELSE
==>
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| ALWAYS | 22 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
21 always_latch begin
22 1/1 if (!clk_i) begin
Tests: T4 T5 T6
23 1/1 en_latch = en_i | test_en_i;
Tests: T4 T5 T6
24 end
MISSING_ELSE
25 end
26 1/1 assign clk_o = en_latch & clk_i;
Tests: T4 T5 T6
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_cg.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 23
EXPRESSION (en_i | test_en_i)
--1- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T29,T32 |
| 0 | 1 | Covered | T29,T32,T52 |
| 1 | 0 | Covered | T4,T5,T6 |
LINE 26
EXPRESSION (en_latch & clk_i)
----1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T29,T32 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
22 |
2 |
2 |
100.00 |
22 if (!clk_i) begin
-1-
23 en_latch = en_i | test_en_i;
==>
24 end
MISSING_ELSE
==>
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| ALWAYS | 22 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
21 always_latch begin
22 1/1 if (!clk_i) begin
Tests: T4 T5 T6
23 1/1 en_latch = en_i | test_en_i;
Tests: T4 T5 T6
24 end
MISSING_ELSE
25 end
26 1/1 assign clk_o = en_latch & clk_i;
Tests: T4 T5 T6
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_cg.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 23
EXPRESSION (en_i | test_en_i)
--1- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T29,T32 |
| 0 | 1 | Covered | T29,T32,T52 |
| 1 | 0 | Covered | T4,T5,T6 |
LINE 26
EXPRESSION (en_latch & clk_i)
----1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T29,T32 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
22 |
2 |
2 |
100.00 |
22 if (!clk_i) begin
-1-
23 en_latch = en_i | test_en_i;
==>
24 end
MISSING_ELSE
==>
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| ALWAYS | 22 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
21 always_latch begin
22 1/1 if (!clk_i) begin
Tests: T4 T5 T6
23 1/1 en_latch = en_i | test_en_i;
Tests: T4 T5 T6
24 end
MISSING_ELSE
25 end
26 1/1 assign clk_o = en_latch & clk_i;
Tests: T4 T5 T6
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_cg.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 23
EXPRESSION (en_i | test_en_i)
--1- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T29,T32 |
| 0 | 1 | Covered | T29,T32,T52 |
| 1 | 0 | Covered | T4,T5,T6 |
LINE 26
EXPRESSION (en_latch & clk_i)
----1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T29,T32 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
22 |
2 |
2 |
100.00 |
22 if (!clk_i) begin
-1-
23 en_latch = en_i | test_en_i;
==>
24 end
MISSING_ELSE
==>
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| ALWAYS | 22 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 26 | 1 | 1 | 100.00 |
21 always_latch begin
22 1/1 if (!clk_i) begin
Tests: T4 T5 T6
23 1/1 en_latch = en_i | test_en_i;
Tests: T4 T5 T6
24 end
MISSING_ELSE
25 end
26 1/1 assign clk_o = en_latch & clk_i;
Tests: T4 T5 T6
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_cg.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 23
EXPRESSION (en_i | test_en_i)
--1- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T29,T32 |
| 0 | 1 | Covered | T29,T52,T54 |
| 1 | 0 | Covered | T4,T5,T6 |
LINE 26
EXPRESSION (en_latch & clk_i)
----1--- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T29,T32 |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_cg.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| IF |
22 |
2 |
2 |
100.00 |
22 if (!clk_i) begin
-1-
23 en_latch = en_i | test_en_i;
==>
24 end
MISSING_ELSE
==>
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |