Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_generic_clock_gating
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspaces/repo/scratch/os_regression/clkmgr-sim-vcs/default/sim-vcs/../src/lowrisc_prim_generic_clock_gating_0/rtl/prim_generic_clock_gating.sv

Module self-instances :
NAME   SCORE   LINE   COND   TOGGLE   FSM   BRANCH   ASSERT   
tb.dut.u_main_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic 100.00 100.00 100.00 100.00
tb.dut.u_io_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic 100.00 100.00 100.00 100.00
tb.dut.u_io_div2_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic 100.00 100.00 100.00 100.00
tb.dut.u_io_div4_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic 100.00 100.00 100.00 100.00
tb.dut.u_usb_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic 100.00 100.00 100.00 100.00
tb.dut.u_clk_io_div4_peri_cg.gen_generic.u_impl_generic 100.00 100.00 100.00 100.00
tb.dut.u_clk_io_div2_peri_cg.gen_generic.u_impl_generic 100.00 100.00 100.00 100.00
tb.dut.u_clk_io_peri_cg.gen_generic.u_impl_generic 100.00 100.00 100.00 100.00
tb.dut.u_clk_usb_peri_cg.gen_generic.u_impl_generic 100.00 100.00 100.00 100.00
tb.dut.u_clk_main_aes_trans.u_cg.gen_generic.u_impl_generic 100.00 100.00 100.00 100.00
tb.dut.u_clk_main_hmac_trans.u_cg.gen_generic.u_impl_generic 100.00 100.00 100.00 100.00
tb.dut.u_clk_main_kmac_trans.u_cg.gen_generic.u_impl_generic 100.00 100.00 100.00 100.00
tb.dut.u_clk_main_otbn_trans.u_cg.gen_generic.u_impl_generic 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_main_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
i_cg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_io_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
i_cg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_io_div2_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
i_cg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_io_div4_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
i_cg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_usb_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
i_cg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_io_div4_peri_cg.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_io_div4_peri_cg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_io_div2_peri_cg.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_io_div2_peri_cg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_io_peri_cg.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_io_peri_cg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_usb_peri_cg.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_clk_usb_peri_cg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_main_aes_trans.u_cg.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_cg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_main_hmac_trans.u_cg.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_cg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_main_kmac_trans.u_cg.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_cg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_clk_main_otbn_trans.u_cg.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_cg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_gating
Line No.TotalCoveredPercent
TOTAL33100.00
ALWAYS2222100.00
CONT_ASSIGN2611100.00

21 always_latch begin 22 1/1 if (!clk_i) begin Tests: T4 T5 T6  23 1/1 en_latch = en_i | test_en_i; Tests: T4 T5 T6  24 end MISSING_ELSE 25 end 26 1/1 assign clk_o = en_latch & clk_i; Tests: T4 T5 T6 

Cond Coverage for Module : prim_generic_clock_gating
TotalCoveredPercent
Conditions66100.00
Logical66100.00
Non-Logical00
Event00

 LINE       23
 EXPRESSION (en_i | test_en_i)
             --1-   ----2----
-1--2-StatusTests
00CoveredT4,T5,T6
01CoveredT4,T6,T29
10CoveredT4,T5,T6

 LINE       26
 EXPRESSION (en_latch & clk_i)
             ----1---   --2--
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT4,T5,T6

Branch Coverage for Module : prim_generic_clock_gating
Line No.TotalCoveredPercent
Branches 2 2 100.00
IF 22 2 2 100.00


22 if (!clk_i) begin -1- 23 en_latch = en_i | test_en_i; ==> 24 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6

Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL33100.00
ALWAYS2222100.00
CONT_ASSIGN2611100.00

21 always_latch begin 22 1/1 if (!clk_i) begin Tests: T4 T5 T6  23 1/1 en_latch = en_i | test_en_i; Tests: T4 T5 T6  24 end MISSING_ELSE 25 end 26 1/1 assign clk_o = en_latch & clk_i; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_main_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions66100.00
Logical66100.00
Non-Logical00
Event00

 LINE       23
 EXPRESSION (en_i | test_en_i)
             --1-   ----2----
-1--2-StatusTests
00CoveredT5,T6,T28
01CoveredT4,T29,T31
10CoveredT4,T5,T6

 LINE       26
 EXPRESSION (en_latch & clk_i)
             ----1---   --2--
-1--2-StatusTests
01CoveredT5,T6,T28
10CoveredT4,T5,T6
11CoveredT4,T5,T6

Branch Coverage for Instance : tb.dut.u_main_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 2 2 100.00
IF 22 2 2 100.00


22 if (!clk_i) begin -1- 23 en_latch = en_i | test_en_i; ==> 24 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6

Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL33100.00
ALWAYS2222100.00
CONT_ASSIGN2611100.00

21 always_latch begin 22 1/1 if (!clk_i) begin Tests: T4 T5 T6  23 1/1 en_latch = en_i | test_en_i; Tests: T4 T5 T6  24 end MISSING_ELSE 25 end 26 1/1 assign clk_o = en_latch & clk_i; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_io_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions66100.00
Logical66100.00
Non-Logical00
Event00

 LINE       23
 EXPRESSION (en_i | test_en_i)
             --1-   ----2----
-1--2-StatusTests
00CoveredT5,T6,T28
01CoveredT4,T29,T31
10CoveredT4,T5,T6

 LINE       26
 EXPRESSION (en_latch & clk_i)
             ----1---   --2--
-1--2-StatusTests
01CoveredT5,T6,T28
10CoveredT4,T5,T6
11CoveredT4,T5,T6

Branch Coverage for Instance : tb.dut.u_io_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 2 2 100.00
IF 22 2 2 100.00


22 if (!clk_i) begin -1- 23 en_latch = en_i | test_en_i; ==> 24 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6

Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL33100.00
ALWAYS2222100.00
CONT_ASSIGN2611100.00

21 always_latch begin 22 1/1 if (!clk_i) begin Tests: T4 T5 T6  23 1/1 en_latch = en_i | test_en_i; Tests: T4 T5 T6  24 end MISSING_ELSE 25 end 26 1/1 assign clk_o = en_latch & clk_i; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions66100.00
Logical66100.00
Non-Logical00
Event00

 LINE       23
 EXPRESSION (en_i | test_en_i)
             --1-   ----2----
-1--2-StatusTests
00CoveredT5,T6,T28
01CoveredT4,T29,T31
10CoveredT4,T5,T6

 LINE       26
 EXPRESSION (en_latch & clk_i)
             ----1---   --2--
-1--2-StatusTests
01CoveredT5,T6,T28
10CoveredT4,T5,T6
11CoveredT4,T5,T6

Branch Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 2 2 100.00
IF 22 2 2 100.00


22 if (!clk_i) begin -1- 23 en_latch = en_i | test_en_i; ==> 24 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6

Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL33100.00
ALWAYS2222100.00
CONT_ASSIGN2611100.00

21 always_latch begin 22 1/1 if (!clk_i) begin Tests: T4 T5 T6  23 1/1 en_latch = en_i | test_en_i; Tests: T4 T5 T6  24 end MISSING_ELSE 25 end 26 1/1 assign clk_o = en_latch & clk_i; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions66100.00
Logical66100.00
Non-Logical00
Event00

 LINE       23
 EXPRESSION (en_i | test_en_i)
             --1-   ----2----
-1--2-StatusTests
00CoveredT5,T6,T28
01CoveredT4,T29,T31
10CoveredT4,T5,T6

 LINE       26
 EXPRESSION (en_latch & clk_i)
             ----1---   --2--
-1--2-StatusTests
01CoveredT5,T6,T28
10CoveredT4,T5,T6
11CoveredT4,T5,T6

Branch Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 2 2 100.00
IF 22 2 2 100.00


22 if (!clk_i) begin -1- 23 en_latch = en_i | test_en_i; ==> 24 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6

Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL33100.00
ALWAYS2222100.00
CONT_ASSIGN2611100.00

21 always_latch begin 22 1/1 if (!clk_i) begin Tests: T4 T5 T6  23 1/1 en_latch = en_i | test_en_i; Tests: T4 T5 T6  24 end MISSING_ELSE 25 end 26 1/1 assign clk_o = en_latch & clk_i; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_usb_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions66100.00
Logical66100.00
Non-Logical00
Event00

 LINE       23
 EXPRESSION (en_i | test_en_i)
             --1-   ----2----
-1--2-StatusTests
00CoveredT5,T6,T28
01CoveredT4,T29,T31
10CoveredT4,T5,T6

 LINE       26
 EXPRESSION (en_latch & clk_i)
             ----1---   --2--
-1--2-StatusTests
01CoveredT5,T6,T28
10CoveredT4,T5,T6
11CoveredT4,T5,T6

Branch Coverage for Instance : tb.dut.u_usb_root_ctrl.u_cg.i_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 2 2 100.00
IF 22 2 2 100.00


22 if (!clk_i) begin -1- 23 en_latch = en_i | test_en_i; ==> 24 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6

Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL33100.00
ALWAYS2222100.00
CONT_ASSIGN2611100.00

21 always_latch begin 22 1/1 if (!clk_i) begin Tests: T4 T5 T6  23 1/1 en_latch = en_i | test_en_i; Tests: T4 T5 T6  24 end MISSING_ELSE 25 end 26 1/1 assign clk_o = en_latch & clk_i; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_clk_io_div4_peri_cg.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions66100.00
Logical66100.00
Non-Logical00
Event00

 LINE       23
 EXPRESSION (en_i | test_en_i)
             --1-   ----2----
-1--2-StatusTests
00CoveredT4,T5,T6
01CoveredT4,T6,T29
10CoveredT4,T5,T6

 LINE       26
 EXPRESSION (en_latch & clk_i)
             ----1---   --2--
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT4,T5,T6

Branch Coverage for Instance : tb.dut.u_clk_io_div4_peri_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 2 2 100.00
IF 22 2 2 100.00


22 if (!clk_i) begin -1- 23 en_latch = en_i | test_en_i; ==> 24 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6

Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL33100.00
ALWAYS2222100.00
CONT_ASSIGN2611100.00

21 always_latch begin 22 1/1 if (!clk_i) begin Tests: T4 T5 T6  23 1/1 en_latch = en_i | test_en_i; Tests: T4 T5 T6  24 end MISSING_ELSE 25 end 26 1/1 assign clk_o = en_latch & clk_i; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_clk_io_div2_peri_cg.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions66100.00
Logical66100.00
Non-Logical00
Event00

 LINE       23
 EXPRESSION (en_i | test_en_i)
             --1-   ----2----
-1--2-StatusTests
00CoveredT4,T5,T6
01CoveredT4,T6,T29
10CoveredT4,T5,T6

 LINE       26
 EXPRESSION (en_latch & clk_i)
             ----1---   --2--
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT4,T5,T6

Branch Coverage for Instance : tb.dut.u_clk_io_div2_peri_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 2 2 100.00
IF 22 2 2 100.00


22 if (!clk_i) begin -1- 23 en_latch = en_i | test_en_i; ==> 24 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6

Line Coverage for Instance : tb.dut.u_clk_io_peri_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL33100.00
ALWAYS2222100.00
CONT_ASSIGN2611100.00

21 always_latch begin 22 1/1 if (!clk_i) begin Tests: T4 T5 T6  23 1/1 en_latch = en_i | test_en_i; Tests: T4 T5 T6  24 end MISSING_ELSE 25 end 26 1/1 assign clk_o = en_latch & clk_i; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_clk_io_peri_cg.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions66100.00
Logical66100.00
Non-Logical00
Event00

 LINE       23
 EXPRESSION (en_i | test_en_i)
             --1-   ----2----
-1--2-StatusTests
00CoveredT4,T5,T6
01CoveredT4,T6,T29
10CoveredT4,T5,T6

 LINE       26
 EXPRESSION (en_latch & clk_i)
             ----1---   --2--
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT4,T5,T6

Branch Coverage for Instance : tb.dut.u_clk_io_peri_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 2 2 100.00
IF 22 2 2 100.00


22 if (!clk_i) begin -1- 23 en_latch = en_i | test_en_i; ==> 24 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6

Line Coverage for Instance : tb.dut.u_clk_usb_peri_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL33100.00
ALWAYS2222100.00
CONT_ASSIGN2611100.00

21 always_latch begin 22 1/1 if (!clk_i) begin Tests: T4 T5 T6  23 1/1 en_latch = en_i | test_en_i; Tests: T4 T5 T6  24 end MISSING_ELSE 25 end 26 1/1 assign clk_o = en_latch & clk_i; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_clk_usb_peri_cg.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions66100.00
Logical66100.00
Non-Logical00
Event00

 LINE       23
 EXPRESSION (en_i | test_en_i)
             --1-   ----2----
-1--2-StatusTests
00CoveredT4,T5,T6
01CoveredT4,T6,T29
10CoveredT4,T5,T6

 LINE       26
 EXPRESSION (en_latch & clk_i)
             ----1---   --2--
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT4,T5,T6

Branch Coverage for Instance : tb.dut.u_clk_usb_peri_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 2 2 100.00
IF 22 2 2 100.00


22 if (!clk_i) begin -1- 23 en_latch = en_i | test_en_i; ==> 24 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6

Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL33100.00
ALWAYS2222100.00
CONT_ASSIGN2611100.00

21 always_latch begin 22 1/1 if (!clk_i) begin Tests: T4 T5 T6  23 1/1 en_latch = en_i | test_en_i; Tests: T4 T5 T6  24 end MISSING_ELSE 25 end 26 1/1 assign clk_o = en_latch & clk_i; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_cg.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions66100.00
Logical66100.00
Non-Logical00
Event00

 LINE       23
 EXPRESSION (en_i | test_en_i)
             --1-   ----2----
-1--2-StatusTests
00CoveredT4,T29,T32
01CoveredT29,T32,T52
10CoveredT4,T5,T6

 LINE       26
 EXPRESSION (en_latch & clk_i)
             ----1---   --2--
-1--2-StatusTests
01CoveredT4,T29,T32
10CoveredT4,T5,T6
11CoveredT4,T5,T6

Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 2 2 100.00
IF 22 2 2 100.00


22 if (!clk_i) begin -1- 23 en_latch = en_i | test_en_i; ==> 24 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6

Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL33100.00
ALWAYS2222100.00
CONT_ASSIGN2611100.00

21 always_latch begin 22 1/1 if (!clk_i) begin Tests: T4 T5 T6  23 1/1 en_latch = en_i | test_en_i; Tests: T4 T5 T6  24 end MISSING_ELSE 25 end 26 1/1 assign clk_o = en_latch & clk_i; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_cg.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions66100.00
Logical66100.00
Non-Logical00
Event00

 LINE       23
 EXPRESSION (en_i | test_en_i)
             --1-   ----2----
-1--2-StatusTests
00CoveredT4,T29,T32
01CoveredT29,T32,T52
10CoveredT4,T5,T6

 LINE       26
 EXPRESSION (en_latch & clk_i)
             ----1---   --2--
-1--2-StatusTests
01CoveredT4,T29,T32
10CoveredT4,T5,T6
11CoveredT4,T5,T6

Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 2 2 100.00
IF 22 2 2 100.00


22 if (!clk_i) begin -1- 23 en_latch = en_i | test_en_i; ==> 24 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6

Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL33100.00
ALWAYS2222100.00
CONT_ASSIGN2611100.00

21 always_latch begin 22 1/1 if (!clk_i) begin Tests: T4 T5 T6  23 1/1 en_latch = en_i | test_en_i; Tests: T4 T5 T6  24 end MISSING_ELSE 25 end 26 1/1 assign clk_o = en_latch & clk_i; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_cg.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions66100.00
Logical66100.00
Non-Logical00
Event00

 LINE       23
 EXPRESSION (en_i | test_en_i)
             --1-   ----2----
-1--2-StatusTests
00CoveredT4,T29,T32
01CoveredT29,T32,T52
10CoveredT4,T5,T6

 LINE       26
 EXPRESSION (en_latch & clk_i)
             ----1---   --2--
-1--2-StatusTests
01CoveredT4,T29,T32
10CoveredT4,T5,T6
11CoveredT4,T5,T6

Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 2 2 100.00
IF 22 2 2 100.00


22 if (!clk_i) begin -1- 23 en_latch = en_i | test_en_i; ==> 24 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6

Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL33100.00
ALWAYS2222100.00
CONT_ASSIGN2611100.00

21 always_latch begin 22 1/1 if (!clk_i) begin Tests: T4 T5 T6  23 1/1 en_latch = en_i | test_en_i; Tests: T4 T5 T6  24 end MISSING_ELSE 25 end 26 1/1 assign clk_o = en_latch & clk_i; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_cg.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions66100.00
Logical66100.00
Non-Logical00
Event00

 LINE       23
 EXPRESSION (en_i | test_en_i)
             --1-   ----2----
-1--2-StatusTests
00CoveredT4,T29,T32
01CoveredT29,T52,T54
10CoveredT4,T5,T6

 LINE       26
 EXPRESSION (en_latch & clk_i)
             ----1---   --2--
-1--2-StatusTests
01CoveredT4,T29,T32
10CoveredT4,T5,T6
11CoveredT4,T5,T6

Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_cg.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
Branches 2 2 100.00
IF 22 2 2 100.00


22 if (!clk_i) begin -1- 23 en_latch = en_i | test_en_i; ==> 24 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6