Line Coverage for Module :
flash_phy_rd_buf_dep
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 23 | 100.00 |
| ALWAYS | 48 | 7 | 7 | 100.00 |
| CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
| ALWAYS | 76 | 6 | 6 | 100.00 |
| ALWAYS | 90 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
| ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 54 |
1 |
1 |
| 55 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 61 |
1 |
1 |
| 62 |
1 |
1 |
| 65 |
1 |
1 |
| 66 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 77 |
1 |
1 |
| 79 |
1 |
1 |
| 80 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 82 |
1 |
1 |
| 83 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 90 |
1 |
1 |
| 91 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
| 116 |
|
unreachable |
| 117 |
|
unreachable |
| 118 |
|
unreachable |
Cond Coverage for Module :
flash_phy_rd_buf_dep
| Total | Covered | Percent |
| Conditions | 22 | 19 | 86.36 |
| Logical | 22 | 19 | 86.36 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T1,T2,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T4,T5,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T6,T9,T20 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T9,T20 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Module :
flash_phy_rd_buf_dep
| Line No. | Total | Covered | Percent |
| Branches |
|
13 |
13 |
100.00 |
| TERNARY |
71 |
2 |
2 |
100.00 |
| TERNARY |
72 |
2 |
2 |
100.00 |
| IF |
51 |
2 |
2 |
100.00 |
| IF |
54 |
2 |
2 |
100.00 |
| IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T4,T5,T6 |
| 0 |
0 |
- |
Covered |
T1,T2,T3 |
| 0 |
- |
1 |
Covered |
T4,T5,T6 |
| 0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
743856780 |
6567118 |
0 |
0 |
| T4 |
57016 |
1536 |
0 |
0 |
| T5 |
108104 |
22191 |
0 |
0 |
| T6 |
715054 |
48476 |
0 |
0 |
| T7 |
5576 |
8 |
0 |
0 |
| T8 |
0 |
512 |
0 |
0 |
| T9 |
217362 |
18243 |
0 |
0 |
| T13 |
6710 |
0 |
0 |
0 |
| T17 |
3448 |
0 |
0 |
0 |
| T18 |
64262 |
512 |
0 |
0 |
| T20 |
0 |
268800 |
0 |
0 |
| T24 |
0 |
55 |
0 |
0 |
| T25 |
0 |
17 |
0 |
0 |
| T39 |
197226 |
19964 |
0 |
0 |
| T53 |
0 |
41 |
0 |
0 |
| T55 |
3002 |
0 |
0 |
0 |
| T56 |
1832 |
0 |
0 |
0 |
| T66 |
0 |
22 |
0 |
0 |
| T67 |
0 |
1145 |
0 |
0 |
BufferDepRsp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
743856780 |
742076406 |
0 |
0 |
| T1 |
2220 |
1750 |
0 |
0 |
| T2 |
963364 |
963104 |
0 |
0 |
| T3 |
6490 |
5140 |
0 |
0 |
| T4 |
114032 |
113930 |
0 |
0 |
| T5 |
108104 |
107960 |
0 |
0 |
| T6 |
715054 |
714908 |
0 |
0 |
| T9 |
217362 |
217166 |
0 |
0 |
| T13 |
6710 |
5206 |
0 |
0 |
| T17 |
3448 |
3308 |
0 |
0 |
| T18 |
64262 |
64064 |
0 |
0 |
BufferIncrOverFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
743856780 |
6567128 |
0 |
0 |
| T4 |
57016 |
1536 |
0 |
0 |
| T5 |
108104 |
22191 |
0 |
0 |
| T6 |
715054 |
48476 |
0 |
0 |
| T7 |
5576 |
8 |
0 |
0 |
| T8 |
0 |
512 |
0 |
0 |
| T9 |
217362 |
18243 |
0 |
0 |
| T13 |
6710 |
0 |
0 |
0 |
| T17 |
3448 |
0 |
0 |
0 |
| T18 |
64262 |
512 |
0 |
0 |
| T20 |
0 |
268800 |
0 |
0 |
| T24 |
0 |
55 |
0 |
0 |
| T25 |
0 |
17 |
0 |
0 |
| T39 |
197226 |
19964 |
0 |
0 |
| T53 |
0 |
41 |
0 |
0 |
| T55 |
3002 |
0 |
0 |
0 |
| T56 |
1832 |
0 |
0 |
0 |
| T66 |
0 |
22 |
0 |
0 |
| T67 |
0 |
1145 |
0 |
0 |
DepBufferRspOrder_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
743856783 |
16235603 |
0 |
0 |
| T1 |
1110 |
65 |
0 |
0 |
| T2 |
481682 |
32 |
0 |
0 |
| T3 |
3245 |
104 |
0 |
0 |
| T4 |
57016 |
1568 |
0 |
0 |
| T5 |
108104 |
22223 |
0 |
0 |
| T6 |
715054 |
48508 |
0 |
0 |
| T7 |
2788 |
0 |
0 |
0 |
| T9 |
217362 |
18275 |
0 |
0 |
| T13 |
6710 |
144 |
0 |
0 |
| T17 |
3448 |
32 |
0 |
0 |
| T18 |
64262 |
544 |
0 |
0 |
| T20 |
0 |
268800 |
0 |
0 |
| T24 |
0 |
21 |
0 |
0 |
| T25 |
0 |
17 |
0 |
0 |
| T39 |
98613 |
9795 |
0 |
0 |
| T53 |
0 |
23 |
0 |
0 |
| T55 |
1501 |
0 |
0 |
0 |
| T56 |
1832 |
0 |
0 |
0 |
| T66 |
0 |
22 |
0 |
0 |
| T67 |
0 |
1145 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 23 | 100.00 |
| ALWAYS | 48 | 7 | 7 | 100.00 |
| CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
| ALWAYS | 76 | 6 | 6 | 100.00 |
| ALWAYS | 90 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
| ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 54 |
1 |
1 |
| 55 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 61 |
1 |
1 |
| 62 |
1 |
1 |
| 65 |
1 |
1 |
| 66 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 77 |
1 |
1 |
| 79 |
1 |
1 |
| 80 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 82 |
1 |
1 |
| 83 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 90 |
1 |
1 |
| 91 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
| 116 |
|
unreachable |
| 117 |
|
unreachable |
| 118 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Total | Covered | Percent |
| Conditions | 22 | 19 | 86.36 |
| Logical | 22 | 19 | 86.36 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T1,T2,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T4,T5,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T9,T54,T21 |
| 1 | 1 | Covered | T4,T5,T6 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T9,T54,T21 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
| Branches |
|
13 |
13 |
100.00 |
| TERNARY |
71 |
2 |
2 |
100.00 |
| TERNARY |
72 |
2 |
2 |
100.00 |
| IF |
51 |
2 |
2 |
100.00 |
| IF |
54 |
2 |
2 |
100.00 |
| IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T4,T5,T6 |
| 0 |
0 |
- |
Covered |
T1,T2,T3 |
| 0 |
- |
1 |
Covered |
T4,T5,T6 |
| 0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
371928390 |
2815795 |
0 |
0 |
| T4 |
57016 |
1536 |
0 |
0 |
| T5 |
54052 |
11728 |
0 |
0 |
| T6 |
357527 |
25714 |
0 |
0 |
| T7 |
2788 |
8 |
0 |
0 |
| T8 |
0 |
512 |
0 |
0 |
| T9 |
108681 |
8690 |
0 |
0 |
| T13 |
3355 |
0 |
0 |
0 |
| T17 |
1724 |
0 |
0 |
0 |
| T18 |
32131 |
512 |
0 |
0 |
| T24 |
0 |
34 |
0 |
0 |
| T39 |
98613 |
10169 |
0 |
0 |
| T53 |
0 |
18 |
0 |
0 |
| T55 |
1501 |
0 |
0 |
0 |
BufferDepRsp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
371928390 |
371038203 |
0 |
0 |
| T1 |
1110 |
875 |
0 |
0 |
| T2 |
481682 |
481552 |
0 |
0 |
| T3 |
3245 |
2570 |
0 |
0 |
| T4 |
57016 |
56965 |
0 |
0 |
| T5 |
54052 |
53980 |
0 |
0 |
| T6 |
357527 |
357454 |
0 |
0 |
| T9 |
108681 |
108583 |
0 |
0 |
| T13 |
3355 |
2603 |
0 |
0 |
| T17 |
1724 |
1654 |
0 |
0 |
| T18 |
32131 |
32032 |
0 |
0 |
BufferIncrOverFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
371928390 |
2815800 |
0 |
0 |
| T4 |
57016 |
1536 |
0 |
0 |
| T5 |
54052 |
11728 |
0 |
0 |
| T6 |
357527 |
25714 |
0 |
0 |
| T7 |
2788 |
8 |
0 |
0 |
| T8 |
0 |
512 |
0 |
0 |
| T9 |
108681 |
8690 |
0 |
0 |
| T13 |
3355 |
0 |
0 |
0 |
| T17 |
1724 |
0 |
0 |
0 |
| T18 |
32131 |
512 |
0 |
0 |
| T24 |
0 |
34 |
0 |
0 |
| T39 |
98613 |
10169 |
0 |
0 |
| T53 |
0 |
18 |
0 |
0 |
| T55 |
1501 |
0 |
0 |
0 |
DepBufferRspOrder_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
371928392 |
8001682 |
0 |
0 |
| T1 |
1110 |
65 |
0 |
0 |
| T2 |
481682 |
32 |
0 |
0 |
| T3 |
3245 |
104 |
0 |
0 |
| T4 |
57016 |
1568 |
0 |
0 |
| T5 |
54052 |
11760 |
0 |
0 |
| T6 |
357527 |
25746 |
0 |
0 |
| T9 |
108681 |
8722 |
0 |
0 |
| T13 |
3355 |
144 |
0 |
0 |
| T17 |
1724 |
32 |
0 |
0 |
| T18 |
32131 |
544 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 23 | 100.00 |
| ALWAYS | 48 | 7 | 7 | 100.00 |
| CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
| ALWAYS | 76 | 6 | 6 | 100.00 |
| ALWAYS | 90 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
| ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 50 |
1 |
1 |
| 51 |
1 |
1 |
| 52 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 54 |
1 |
1 |
| 55 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 61 |
1 |
1 |
| 62 |
1 |
1 |
| 65 |
1 |
1 |
| 66 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 77 |
1 |
1 |
| 79 |
1 |
1 |
| 80 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 82 |
1 |
1 |
| 83 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 90 |
1 |
1 |
| 91 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
| 116 |
|
unreachable |
| 117 |
|
unreachable |
| 118 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Total | Covered | Percent |
| Conditions | 22 | 19 | 86.36 |
| Logical | 22 | 19 | 86.36 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T98,T102,T80 |
| 1 | 0 | 1 | Covered | T1,T2,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T5,T6,T9 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T5,T6,T9 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T5,T6,T9 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T5,T6,T9 |
| 1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T6,T9,T20 |
| 1 | 1 | Covered | T5,T6,T9 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T5,T6,T9 |
| 1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T6,T9,T20 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T5,T6,T9 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
| Branches |
|
13 |
13 |
100.00 |
| TERNARY |
71 |
2 |
2 |
100.00 |
| TERNARY |
72 |
2 |
2 |
100.00 |
| IF |
51 |
2 |
2 |
100.00 |
| IF |
54 |
2 |
2 |
100.00 |
| IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T5,T6,T9 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T5,T6,T9 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T9 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T9 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T5,T6,T9 |
| 0 |
0 |
- |
Covered |
T1,T2,T3 |
| 0 |
- |
1 |
Covered |
T5,T6,T9 |
| 0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
371928390 |
3751323 |
0 |
0 |
| T5 |
54052 |
10463 |
0 |
0 |
| T6 |
357527 |
22762 |
0 |
0 |
| T7 |
2788 |
0 |
0 |
0 |
| T9 |
108681 |
9553 |
0 |
0 |
| T13 |
3355 |
0 |
0 |
0 |
| T17 |
1724 |
0 |
0 |
0 |
| T18 |
32131 |
0 |
0 |
0 |
| T20 |
0 |
268800 |
0 |
0 |
| T24 |
0 |
21 |
0 |
0 |
| T25 |
0 |
17 |
0 |
0 |
| T39 |
98613 |
9795 |
0 |
0 |
| T53 |
0 |
23 |
0 |
0 |
| T55 |
1501 |
0 |
0 |
0 |
| T56 |
1832 |
0 |
0 |
0 |
| T66 |
0 |
22 |
0 |
0 |
| T67 |
0 |
1145 |
0 |
0 |
BufferDepRsp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
371928390 |
371038203 |
0 |
0 |
| T1 |
1110 |
875 |
0 |
0 |
| T2 |
481682 |
481552 |
0 |
0 |
| T3 |
3245 |
2570 |
0 |
0 |
| T4 |
57016 |
56965 |
0 |
0 |
| T5 |
54052 |
53980 |
0 |
0 |
| T6 |
357527 |
357454 |
0 |
0 |
| T9 |
108681 |
108583 |
0 |
0 |
| T13 |
3355 |
2603 |
0 |
0 |
| T17 |
1724 |
1654 |
0 |
0 |
| T18 |
32131 |
32032 |
0 |
0 |
BufferIncrOverFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
371928390 |
3751328 |
0 |
0 |
| T5 |
54052 |
10463 |
0 |
0 |
| T6 |
357527 |
22762 |
0 |
0 |
| T7 |
2788 |
0 |
0 |
0 |
| T9 |
108681 |
9553 |
0 |
0 |
| T13 |
3355 |
0 |
0 |
0 |
| T17 |
1724 |
0 |
0 |
0 |
| T18 |
32131 |
0 |
0 |
0 |
| T20 |
0 |
268800 |
0 |
0 |
| T24 |
0 |
21 |
0 |
0 |
| T25 |
0 |
17 |
0 |
0 |
| T39 |
98613 |
9795 |
0 |
0 |
| T53 |
0 |
23 |
0 |
0 |
| T55 |
1501 |
0 |
0 |
0 |
| T56 |
1832 |
0 |
0 |
0 |
| T66 |
0 |
22 |
0 |
0 |
| T67 |
0 |
1145 |
0 |
0 |
DepBufferRspOrder_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
371928391 |
8233921 |
0 |
0 |
| T5 |
54052 |
10463 |
0 |
0 |
| T6 |
357527 |
22762 |
0 |
0 |
| T7 |
2788 |
0 |
0 |
0 |
| T9 |
108681 |
9553 |
0 |
0 |
| T13 |
3355 |
0 |
0 |
0 |
| T17 |
1724 |
0 |
0 |
0 |
| T18 |
32131 |
0 |
0 |
0 |
| T20 |
0 |
268800 |
0 |
0 |
| T24 |
0 |
21 |
0 |
0 |
| T25 |
0 |
17 |
0 |
0 |
| T39 |
98613 |
9795 |
0 |
0 |
| T53 |
0 |
23 |
0 |
0 |
| T55 |
1501 |
0 |
0 |
0 |
| T56 |
1832 |
0 |
0 |
0 |
| T66 |
0 |
22 |
0 |
0 |
| T67 |
0 |
1145 |
0 |
0 |