Line Coverage for Module :
flash_phy_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Module :
flash_phy_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T17 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T5,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T17 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T5,T17 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T5,T12 |
1 | 1 | Covered | T1,T5,T17 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T5,T17 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T17 |
Branch Coverage for Module :
flash_phy_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T5,T17 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T5,T17 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T17 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T17 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T17 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T1,T5,T17 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
827303246 |
6978674 |
0 |
0 |
T1 |
809084 |
45374 |
0 |
0 |
T2 |
2810 |
0 |
0 |
0 |
T3 |
7204 |
0 |
0 |
0 |
T4 |
344078 |
0 |
0 |
0 |
T5 |
20582 |
172 |
0 |
0 |
T6 |
0 |
938 |
0 |
0 |
T7 |
0 |
46767 |
0 |
0 |
T12 |
1476 |
9 |
0 |
0 |
T17 |
140544 |
2515 |
0 |
0 |
T18 |
63396 |
0 |
0 |
0 |
T19 |
223338 |
1536 |
0 |
0 |
T20 |
3622 |
19 |
0 |
0 |
T31 |
0 |
42 |
0 |
0 |
T33 |
0 |
84 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T56 |
0 |
12 |
0 |
0 |
T57 |
0 |
134 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
827303246 |
825784980 |
0 |
0 |
T1 |
809084 |
808932 |
0 |
0 |
T2 |
2810 |
2638 |
0 |
0 |
T3 |
7204 |
5900 |
0 |
0 |
T4 |
344078 |
343906 |
0 |
0 |
T5 |
20582 |
20288 |
0 |
0 |
T12 |
1476 |
1366 |
0 |
0 |
T17 |
140544 |
140354 |
0 |
0 |
T18 |
63396 |
63224 |
0 |
0 |
T19 |
223338 |
223178 |
0 |
0 |
T20 |
3622 |
3448 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
827303246 |
6978687 |
0 |
0 |
T1 |
809084 |
45374 |
0 |
0 |
T2 |
2810 |
0 |
0 |
0 |
T3 |
7204 |
0 |
0 |
0 |
T4 |
344078 |
0 |
0 |
0 |
T5 |
20582 |
172 |
0 |
0 |
T6 |
0 |
938 |
0 |
0 |
T7 |
0 |
46767 |
0 |
0 |
T12 |
1476 |
9 |
0 |
0 |
T17 |
140544 |
2515 |
0 |
0 |
T18 |
63396 |
0 |
0 |
0 |
T19 |
223338 |
1536 |
0 |
0 |
T20 |
3622 |
19 |
0 |
0 |
T31 |
0 |
42 |
0 |
0 |
T33 |
0 |
84 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
T56 |
0 |
12 |
0 |
0 |
T57 |
0 |
134 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
827303249 |
16699871 |
0 |
0 |
T1 |
809084 |
45406 |
0 |
0 |
T2 |
2810 |
32 |
0 |
0 |
T3 |
7204 |
196 |
0 |
0 |
T4 |
344078 |
32 |
0 |
0 |
T5 |
20582 |
236 |
0 |
0 |
T6 |
0 |
400 |
0 |
0 |
T7 |
0 |
21850 |
0 |
0 |
T12 |
1476 |
41 |
0 |
0 |
T17 |
140544 |
2547 |
0 |
0 |
T18 |
63396 |
32 |
0 |
0 |
T19 |
223338 |
1568 |
0 |
0 |
T20 |
3622 |
51 |
0 |
0 |
T31 |
0 |
6 |
0 |
0 |
T33 |
0 |
9 |
0 |
0 |
T56 |
0 |
12 |
0 |
0 |
T57 |
0 |
134 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T17 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T5,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T17 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T5,T17 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T5,T12 |
1 | 1 | Covered | T1,T5,T17 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T5,T17 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T5,T17 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T5,T17 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T17 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T17 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T17 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T1,T5,T17 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
3571423 |
0 |
0 |
T1 |
404542 |
22920 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
120 |
0 |
0 |
T6 |
0 |
538 |
0 |
0 |
T7 |
0 |
24917 |
0 |
0 |
T12 |
738 |
9 |
0 |
0 |
T17 |
70272 |
1290 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
1536 |
0 |
0 |
T20 |
1811 |
0 |
0 |
0 |
T31 |
0 |
36 |
0 |
0 |
T33 |
0 |
75 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
412892490 |
0 |
0 |
T1 |
404542 |
404466 |
0 |
0 |
T2 |
1405 |
1319 |
0 |
0 |
T3 |
3602 |
2950 |
0 |
0 |
T4 |
172039 |
171953 |
0 |
0 |
T5 |
10291 |
10144 |
0 |
0 |
T12 |
738 |
683 |
0 |
0 |
T17 |
70272 |
70177 |
0 |
0 |
T18 |
31698 |
31612 |
0 |
0 |
T19 |
111669 |
111589 |
0 |
0 |
T20 |
1811 |
1724 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
3571429 |
0 |
0 |
T1 |
404542 |
22920 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
120 |
0 |
0 |
T6 |
0 |
538 |
0 |
0 |
T7 |
0 |
24917 |
0 |
0 |
T12 |
738 |
9 |
0 |
0 |
T17 |
70272 |
1290 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
1536 |
0 |
0 |
T20 |
1811 |
0 |
0 |
0 |
T31 |
0 |
36 |
0 |
0 |
T33 |
0 |
75 |
0 |
0 |
T49 |
0 |
20 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651624 |
8776242 |
0 |
0 |
T1 |
404542 |
22952 |
0 |
0 |
T2 |
1405 |
32 |
0 |
0 |
T3 |
3602 |
196 |
0 |
0 |
T4 |
172039 |
32 |
0 |
0 |
T5 |
10291 |
184 |
0 |
0 |
T12 |
738 |
41 |
0 |
0 |
T17 |
70272 |
1322 |
0 |
0 |
T18 |
31698 |
32 |
0 |
0 |
T19 |
111669 |
1568 |
0 |
0 |
T20 |
1811 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T25,T26,T27 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T17 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T5,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T5,T17 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T5,T17 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T5,T50 |
1 | 1 | Covered | T1,T5,T17 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T5,T17 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T50 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T5,T17 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T5,T17 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T17 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T5,T17 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T5,T17 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T1,T5,T17 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
3407251 |
0 |
0 |
T1 |
404542 |
22454 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
52 |
0 |
0 |
T6 |
0 |
400 |
0 |
0 |
T7 |
0 |
21850 |
0 |
0 |
T12 |
738 |
0 |
0 |
0 |
T17 |
70272 |
1225 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
0 |
0 |
0 |
T20 |
1811 |
19 |
0 |
0 |
T31 |
0 |
6 |
0 |
0 |
T33 |
0 |
9 |
0 |
0 |
T56 |
0 |
12 |
0 |
0 |
T57 |
0 |
134 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
412892490 |
0 |
0 |
T1 |
404542 |
404466 |
0 |
0 |
T2 |
1405 |
1319 |
0 |
0 |
T3 |
3602 |
2950 |
0 |
0 |
T4 |
172039 |
171953 |
0 |
0 |
T5 |
10291 |
10144 |
0 |
0 |
T12 |
738 |
683 |
0 |
0 |
T17 |
70272 |
70177 |
0 |
0 |
T18 |
31698 |
31612 |
0 |
0 |
T19 |
111669 |
111589 |
0 |
0 |
T20 |
1811 |
1724 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
3407258 |
0 |
0 |
T1 |
404542 |
22454 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
52 |
0 |
0 |
T6 |
0 |
400 |
0 |
0 |
T7 |
0 |
21850 |
0 |
0 |
T12 |
738 |
0 |
0 |
0 |
T17 |
70272 |
1225 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
0 |
0 |
0 |
T20 |
1811 |
19 |
0 |
0 |
T31 |
0 |
6 |
0 |
0 |
T33 |
0 |
9 |
0 |
0 |
T56 |
0 |
12 |
0 |
0 |
T57 |
0 |
134 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651625 |
7923629 |
0 |
0 |
T1 |
404542 |
22454 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
52 |
0 |
0 |
T6 |
0 |
400 |
0 |
0 |
T7 |
0 |
21850 |
0 |
0 |
T12 |
738 |
0 |
0 |
0 |
T17 |
70272 |
1225 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
0 |
0 |
0 |
T20 |
1811 |
19 |
0 |
0 |
T31 |
0 |
6 |
0 |
0 |
T33 |
0 |
9 |
0 |
0 |
T56 |
0 |
12 |
0 |
0 |
T57 |
0 |
134 |
0 |
0 |