Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T68,T69 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T5,T17 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T19,T6,T31 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T17 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T17 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T12,T68,T69 |
0 |
0 |
1 |
- |
- |
Covered |
T19,T6,T31 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T5,T17 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T5,T17 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5344176 |
0 |
0 |
T1 |
3236336 |
43700 |
0 |
0 |
T2 |
11240 |
0 |
0 |
0 |
T3 |
28816 |
0 |
0 |
0 |
T4 |
1376312 |
0 |
0 |
0 |
T5 |
82328 |
62 |
0 |
0 |
T6 |
0 |
504 |
0 |
0 |
T7 |
0 |
44169 |
0 |
0 |
T12 |
5904 |
5 |
0 |
0 |
T17 |
562176 |
1269 |
0 |
0 |
T18 |
253584 |
0 |
0 |
0 |
T19 |
893352 |
768 |
0 |
0 |
T20 |
14488 |
10 |
0 |
0 |
T31 |
0 |
26 |
0 |
0 |
T33 |
0 |
46 |
0 |
0 |
T49 |
0 |
10 |
0 |
0 |
T56 |
0 |
7 |
0 |
0 |
T57 |
0 |
73 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5344165 |
0 |
0 |
T1 |
3236336 |
43700 |
0 |
0 |
T2 |
11240 |
0 |
0 |
0 |
T3 |
28816 |
0 |
0 |
0 |
T4 |
1376312 |
0 |
0 |
0 |
T5 |
82328 |
62 |
0 |
0 |
T6 |
0 |
504 |
0 |
0 |
T7 |
0 |
44169 |
0 |
0 |
T12 |
5904 |
5 |
0 |
0 |
T17 |
562176 |
1269 |
0 |
0 |
T18 |
253584 |
0 |
0 |
0 |
T19 |
893352 |
768 |
0 |
0 |
T20 |
14488 |
10 |
0 |
0 |
T31 |
0 |
26 |
0 |
0 |
T33 |
0 |
46 |
0 |
0 |
T49 |
0 |
10 |
0 |
0 |
T56 |
0 |
7 |
0 |
0 |
T57 |
0 |
73 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T68,T69 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T5,T17 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T19,T6,T31 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T17 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T12,T68,T69 |
0 |
0 |
1 |
- |
- |
Covered |
T19,T6,T31 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T5,T17 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T5,T17 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
680967 |
0 |
0 |
T1 |
404542 |
5434 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
14 |
0 |
0 |
T6 |
0 |
73 |
0 |
0 |
T7 |
0 |
5800 |
0 |
0 |
T12 |
738 |
2 |
0 |
0 |
T17 |
70272 |
163 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
192 |
0 |
0 |
T20 |
1811 |
0 |
0 |
0 |
T31 |
0 |
7 |
0 |
0 |
T33 |
0 |
11 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
680966 |
0 |
0 |
T1 |
404542 |
5434 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
14 |
0 |
0 |
T6 |
0 |
73 |
0 |
0 |
T7 |
0 |
5800 |
0 |
0 |
T12 |
738 |
2 |
0 |
0 |
T17 |
70272 |
163 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
192 |
0 |
0 |
T20 |
1811 |
0 |
0 |
0 |
T31 |
0 |
7 |
0 |
0 |
T33 |
0 |
11 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T69,T25 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T5,T17 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T19,T6,T57 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T17 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T12,T69,T25 |
0 |
0 |
1 |
- |
- |
Covered |
T19,T6,T57 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T5,T17 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T5,T17 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
680749 |
0 |
0 |
T1 |
404542 |
5436 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
13 |
0 |
0 |
T6 |
0 |
73 |
0 |
0 |
T7 |
0 |
5795 |
0 |
0 |
T12 |
738 |
1 |
0 |
0 |
T17 |
70272 |
163 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
192 |
0 |
0 |
T20 |
1811 |
0 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T33 |
0 |
10 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
680747 |
0 |
0 |
T1 |
404542 |
5436 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
13 |
0 |
0 |
T6 |
0 |
73 |
0 |
0 |
T7 |
0 |
5795 |
0 |
0 |
T12 |
738 |
1 |
0 |
0 |
T17 |
70272 |
163 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
192 |
0 |
0 |
T20 |
1811 |
0 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T33 |
0 |
10 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T69,T25 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T5,T17 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T19,T6,T57 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T17 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T12,T69,T25 |
0 |
0 |
1 |
- |
- |
Covered |
T19,T6,T57 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T5,T17 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T5,T17 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
680399 |
0 |
0 |
T1 |
404542 |
5435 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
13 |
0 |
0 |
T6 |
0 |
72 |
0 |
0 |
T7 |
0 |
5800 |
0 |
0 |
T12 |
738 |
1 |
0 |
0 |
T17 |
70272 |
163 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
192 |
0 |
0 |
T20 |
1811 |
0 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T33 |
0 |
10 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
680398 |
0 |
0 |
T1 |
404542 |
5435 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
13 |
0 |
0 |
T6 |
0 |
72 |
0 |
0 |
T7 |
0 |
5800 |
0 |
0 |
T12 |
738 |
1 |
0 |
0 |
T17 |
70272 |
163 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
192 |
0 |
0 |
T20 |
1811 |
0 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T33 |
0 |
10 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T25,T78 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T5,T17 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T19,T6,T57 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T17 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T12,T25,T78 |
0 |
0 |
1 |
- |
- |
Covered |
T19,T6,T57 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T5,T17 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T5,T17 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
680155 |
0 |
0 |
T1 |
404542 |
5425 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
13 |
0 |
0 |
T6 |
0 |
70 |
0 |
0 |
T7 |
0 |
5793 |
0 |
0 |
T12 |
738 |
1 |
0 |
0 |
T17 |
70272 |
163 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
192 |
0 |
0 |
T20 |
1811 |
0 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T33 |
0 |
9 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
680154 |
0 |
0 |
T1 |
404542 |
5425 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
13 |
0 |
0 |
T6 |
0 |
70 |
0 |
0 |
T7 |
0 |
5793 |
0 |
0 |
T12 |
738 |
1 |
0 |
0 |
T17 |
70272 |
163 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
192 |
0 |
0 |
T20 |
1811 |
0 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T33 |
0 |
9 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T25,T79,T80 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T5,T17 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T34,T81 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T17 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T25,T79,T80 |
0 |
0 |
1 |
- |
- |
Covered |
T6,T34,T81 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T5,T17 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T5,T17 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
655762 |
0 |
0 |
T1 |
404542 |
5495 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
3 |
0 |
0 |
T6 |
0 |
54 |
0 |
0 |
T7 |
0 |
5246 |
0 |
0 |
T12 |
738 |
0 |
0 |
0 |
T17 |
70272 |
155 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
0 |
0 |
0 |
T20 |
1811 |
3 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
19 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
655762 |
0 |
0 |
T1 |
404542 |
5495 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
3 |
0 |
0 |
T6 |
0 |
54 |
0 |
0 |
T7 |
0 |
5246 |
0 |
0 |
T12 |
738 |
0 |
0 |
0 |
T17 |
70272 |
155 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
0 |
0 |
0 |
T20 |
1811 |
3 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T25,T79,T82 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T5,T17 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T81,T83 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T17 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T25,T79,T82 |
0 |
0 |
1 |
- |
- |
Covered |
T6,T81,T83 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T5,T17 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T5,T17 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
655504 |
0 |
0 |
T1 |
404542 |
5496 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
2 |
0 |
0 |
T6 |
0 |
54 |
0 |
0 |
T7 |
0 |
5241 |
0 |
0 |
T12 |
738 |
0 |
0 |
0 |
T17 |
70272 |
154 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
0 |
0 |
0 |
T20 |
1811 |
3 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
18 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
655502 |
0 |
0 |
T1 |
404542 |
5496 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
2 |
0 |
0 |
T6 |
0 |
54 |
0 |
0 |
T7 |
0 |
5241 |
0 |
0 |
T12 |
738 |
0 |
0 |
0 |
T17 |
70272 |
154 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
0 |
0 |
0 |
T20 |
1811 |
3 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T25,T79,T82 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T5,T17 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T81,T83 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T17 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T25,T79,T82 |
0 |
0 |
1 |
- |
- |
Covered |
T6,T81,T83 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T5,T17 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T5,T17 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
655447 |
0 |
0 |
T1 |
404542 |
5485 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
2 |
0 |
0 |
T6 |
0 |
54 |
0 |
0 |
T7 |
0 |
5246 |
0 |
0 |
T12 |
738 |
0 |
0 |
0 |
T17 |
70272 |
154 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
0 |
0 |
0 |
T20 |
1811 |
2 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
18 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
655444 |
0 |
0 |
T1 |
404542 |
5485 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
2 |
0 |
0 |
T6 |
0 |
54 |
0 |
0 |
T7 |
0 |
5246 |
0 |
0 |
T12 |
738 |
0 |
0 |
0 |
T17 |
70272 |
154 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
0 |
0 |
0 |
T20 |
1811 |
2 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T25,T79,T82 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T5,T17 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T34,T81 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T17 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T17 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T25,T79,T82 |
0 |
0 |
1 |
- |
- |
Covered |
T6,T34,T81 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T5,T17 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T5,T17 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
655193 |
0 |
0 |
T1 |
404542 |
5494 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
2 |
0 |
0 |
T6 |
0 |
54 |
0 |
0 |
T7 |
0 |
5248 |
0 |
0 |
T12 |
738 |
0 |
0 |
0 |
T17 |
70272 |
154 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
0 |
0 |
0 |
T20 |
1811 |
2 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
18 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
413651623 |
655192 |
0 |
0 |
T1 |
404542 |
5494 |
0 |
0 |
T2 |
1405 |
0 |
0 |
0 |
T3 |
3602 |
0 |
0 |
0 |
T4 |
172039 |
0 |
0 |
0 |
T5 |
10291 |
2 |
0 |
0 |
T6 |
0 |
54 |
0 |
0 |
T7 |
0 |
5248 |
0 |
0 |
T12 |
738 |
0 |
0 |
0 |
T17 |
70272 |
154 |
0 |
0 |
T18 |
31698 |
0 |
0 |
0 |
T19 |
111669 |
0 |
0 |
0 |
T20 |
1811 |
2 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
18 |
0 |
0 |