Line Coverage for Module :
flash_phy_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Module :
flash_phy_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T15 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T5,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T15 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T5,T15 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T5,T25 |
1 | 1 | Covered | T2,T5,T15 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T5,T15 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T25 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T5,T15 |
Branch Coverage for Module :
flash_phy_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T5,T15 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T5,T15 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T5,T15 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T5,T15 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T2,T5,T15 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T2,T5,T15 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
790668462 |
6626216 |
0 |
0 |
T2 |
95464 |
20069 |
0 |
0 |
T3 |
7368 |
0 |
0 |
0 |
T4 |
3600 |
0 |
0 |
0 |
T5 |
674864 |
48097 |
0 |
0 |
T6 |
126450 |
21802 |
0 |
0 |
T10 |
2988 |
0 |
0 |
0 |
T14 |
2706 |
0 |
0 |
0 |
T15 |
3436 |
20 |
0 |
0 |
T16 |
8526 |
0 |
0 |
0 |
T17 |
0 |
2864 |
0 |
0 |
T25 |
0 |
45633 |
0 |
0 |
T28 |
0 |
25463 |
0 |
0 |
T29 |
0 |
7933 |
0 |
0 |
T40 |
0 |
10 |
0 |
0 |
T42 |
0 |
44497 |
0 |
0 |
T49 |
325986 |
2384 |
0 |
0 |
T50 |
0 |
313 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
790668462 |
789077264 |
0 |
0 |
T1 |
373470 |
373302 |
0 |
0 |
T2 |
95464 |
95342 |
0 |
0 |
T3 |
7368 |
6042 |
0 |
0 |
T4 |
3600 |
3308 |
0 |
0 |
T5 |
674864 |
674756 |
0 |
0 |
T6 |
126450 |
126336 |
0 |
0 |
T10 |
2988 |
2576 |
0 |
0 |
T14 |
2706 |
2588 |
0 |
0 |
T15 |
3436 |
3276 |
0 |
0 |
T16 |
8526 |
8368 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
790668462 |
6626225 |
0 |
0 |
T2 |
95464 |
20069 |
0 |
0 |
T3 |
7368 |
0 |
0 |
0 |
T4 |
3600 |
0 |
0 |
0 |
T5 |
674864 |
48097 |
0 |
0 |
T6 |
126450 |
21802 |
0 |
0 |
T10 |
2988 |
0 |
0 |
0 |
T14 |
2706 |
0 |
0 |
0 |
T15 |
3436 |
20 |
0 |
0 |
T16 |
8526 |
0 |
0 |
0 |
T17 |
0 |
2864 |
0 |
0 |
T25 |
0 |
45633 |
0 |
0 |
T28 |
0 |
25463 |
0 |
0 |
T29 |
0 |
7933 |
0 |
0 |
T40 |
0 |
10 |
0 |
0 |
T42 |
0 |
44497 |
0 |
0 |
T49 |
325986 |
2384 |
0 |
0 |
T50 |
0 |
313 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
790668463 |
16462094 |
0 |
0 |
T1 |
186735 |
32 |
0 |
0 |
T2 |
95464 |
20101 |
0 |
0 |
T3 |
7368 |
196 |
0 |
0 |
T4 |
3600 |
64 |
0 |
0 |
T5 |
674864 |
48129 |
0 |
0 |
T6 |
126450 |
21834 |
0 |
0 |
T10 |
2988 |
67 |
0 |
0 |
T14 |
2706 |
32 |
0 |
0 |
T15 |
3436 |
52 |
0 |
0 |
T16 |
8526 |
32 |
0 |
0 |
T21 |
0 |
131072 |
0 |
0 |
T25 |
0 |
26156 |
0 |
0 |
T28 |
0 |
8144 |
0 |
0 |
T29 |
0 |
7933 |
0 |
0 |
T40 |
0 |
6 |
0 |
0 |
T42 |
0 |
21925 |
0 |
0 |
T49 |
162993 |
1220 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T15 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T5,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T15 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T5,T15 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T25,T28 |
1 | 1 | Covered | T2,T5,T15 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T5,T15 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T25,T28 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T5,T15 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T5,T15 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T5,T15 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T5,T15 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T5,T15 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T2,T5,T15 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T2,T5,T15 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
3372670 |
0 |
0 |
T2 |
47732 |
9838 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
25344 |
0 |
0 |
T6 |
63225 |
11616 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
20 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T17 |
0 |
2864 |
0 |
0 |
T25 |
0 |
19477 |
0 |
0 |
T28 |
0 |
17319 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T42 |
0 |
22572 |
0 |
0 |
T49 |
162993 |
1164 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
394538632 |
0 |
0 |
T1 |
186735 |
186651 |
0 |
0 |
T2 |
47732 |
47671 |
0 |
0 |
T3 |
3684 |
3021 |
0 |
0 |
T4 |
1800 |
1654 |
0 |
0 |
T5 |
337432 |
337378 |
0 |
0 |
T6 |
63225 |
63168 |
0 |
0 |
T10 |
1494 |
1288 |
0 |
0 |
T14 |
1353 |
1294 |
0 |
0 |
T15 |
1718 |
1638 |
0 |
0 |
T16 |
4263 |
4184 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
3372673 |
0 |
0 |
T2 |
47732 |
9838 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
25344 |
0 |
0 |
T6 |
63225 |
11616 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
20 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T17 |
0 |
2864 |
0 |
0 |
T25 |
0 |
19477 |
0 |
0 |
T28 |
0 |
17319 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T42 |
0 |
22572 |
0 |
0 |
T49 |
162993 |
1164 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
8640584 |
0 |
0 |
T1 |
186735 |
32 |
0 |
0 |
T2 |
47732 |
9870 |
0 |
0 |
T3 |
3684 |
196 |
0 |
0 |
T4 |
1800 |
64 |
0 |
0 |
T5 |
337432 |
25376 |
0 |
0 |
T6 |
63225 |
11648 |
0 |
0 |
T10 |
1494 |
67 |
0 |
0 |
T14 |
1353 |
32 |
0 |
0 |
T15 |
1718 |
52 |
0 |
0 |
T16 |
4263 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T21,T22,T23 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T6 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T5,T6 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T5,T6 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T52,T59 |
1 | 1 | Covered | T2,T5,T6 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T5,T6 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T52,T59 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T5,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T5,T6 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T5,T6 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T2,T5,T6 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T2,T5,T6 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
3253546 |
0 |
0 |
T2 |
47732 |
10231 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
22753 |
0 |
0 |
T6 |
63225 |
10186 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
0 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T25 |
0 |
26156 |
0 |
0 |
T28 |
0 |
8144 |
0 |
0 |
T29 |
0 |
7933 |
0 |
0 |
T40 |
0 |
6 |
0 |
0 |
T42 |
0 |
21925 |
0 |
0 |
T49 |
162993 |
1220 |
0 |
0 |
T50 |
0 |
313 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
394538632 |
0 |
0 |
T1 |
186735 |
186651 |
0 |
0 |
T2 |
47732 |
47671 |
0 |
0 |
T3 |
3684 |
3021 |
0 |
0 |
T4 |
1800 |
1654 |
0 |
0 |
T5 |
337432 |
337378 |
0 |
0 |
T6 |
63225 |
63168 |
0 |
0 |
T10 |
1494 |
1288 |
0 |
0 |
T14 |
1353 |
1294 |
0 |
0 |
T15 |
1718 |
1638 |
0 |
0 |
T16 |
4263 |
4184 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
3253552 |
0 |
0 |
T2 |
47732 |
10231 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
22753 |
0 |
0 |
T6 |
63225 |
10186 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
0 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T25 |
0 |
26156 |
0 |
0 |
T28 |
0 |
8144 |
0 |
0 |
T29 |
0 |
7933 |
0 |
0 |
T40 |
0 |
6 |
0 |
0 |
T42 |
0 |
21925 |
0 |
0 |
T49 |
162993 |
1220 |
0 |
0 |
T50 |
0 |
313 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334232 |
7821510 |
0 |
0 |
T2 |
47732 |
10231 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
22753 |
0 |
0 |
T6 |
63225 |
10186 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
0 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T21 |
0 |
131072 |
0 |
0 |
T25 |
0 |
26156 |
0 |
0 |
T28 |
0 |
8144 |
0 |
0 |
T29 |
0 |
7933 |
0 |
0 |
T40 |
0 |
6 |
0 |
0 |
T42 |
0 |
21925 |
0 |
0 |
T49 |
162993 |
1220 |
0 |
0 |