Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T18,T23,T74 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T5,T15 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T15,T49,T17 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T15 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T15 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T18,T23,T74 |
0 |
0 |
1 |
- |
- |
Covered |
T15,T49,T17 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T5,T15 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T5,T15 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5083021 |
0 |
0 |
T2 |
381856 |
18802 |
0 |
0 |
T3 |
29472 |
0 |
0 |
0 |
T4 |
14400 |
0 |
0 |
0 |
T5 |
2699456 |
45047 |
0 |
0 |
T6 |
505800 |
19588 |
0 |
0 |
T10 |
11952 |
0 |
0 |
0 |
T14 |
10824 |
0 |
0 |
0 |
T15 |
13744 |
10 |
0 |
0 |
T16 |
34104 |
0 |
0 |
0 |
T17 |
0 |
1392 |
0 |
0 |
T25 |
0 |
31945 |
0 |
0 |
T28 |
0 |
21406 |
0 |
0 |
T29 |
0 |
11274 |
0 |
0 |
T40 |
0 |
7 |
0 |
0 |
T42 |
0 |
43090 |
0 |
0 |
T49 |
1303944 |
1192 |
0 |
0 |
T50 |
0 |
159 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5083013 |
0 |
0 |
T2 |
381856 |
18802 |
0 |
0 |
T3 |
29472 |
0 |
0 |
0 |
T4 |
14400 |
0 |
0 |
0 |
T5 |
2699456 |
45047 |
0 |
0 |
T6 |
505800 |
19588 |
0 |
0 |
T10 |
11952 |
0 |
0 |
0 |
T14 |
10824 |
0 |
0 |
0 |
T15 |
13744 |
10 |
0 |
0 |
T16 |
34104 |
0 |
0 |
0 |
T17 |
0 |
1392 |
0 |
0 |
T25 |
0 |
31945 |
0 |
0 |
T28 |
0 |
21406 |
0 |
0 |
T29 |
0 |
11274 |
0 |
0 |
T40 |
0 |
7 |
0 |
0 |
T42 |
0 |
43090 |
0 |
0 |
T49 |
1303944 |
1192 |
0 |
0 |
T50 |
0 |
159 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T18,T23,T74 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T5,T15 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T15,T49,T17 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T15 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T15 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T18,T23,T74 |
0 |
0 |
1 |
- |
- |
Covered |
T15,T49,T17 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T5,T15 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T5,T15 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
645466 |
0 |
0 |
T2 |
47732 |
2355 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
5912 |
0 |
0 |
T6 |
63225 |
2564 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
3 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T17 |
0 |
348 |
0 |
0 |
T25 |
0 |
3512 |
0 |
0 |
T28 |
0 |
3320 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T42 |
0 |
5466 |
0 |
0 |
T49 |
162993 |
149 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
645465 |
0 |
0 |
T2 |
47732 |
2355 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
5912 |
0 |
0 |
T6 |
63225 |
2564 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
3 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T17 |
0 |
348 |
0 |
0 |
T25 |
0 |
3512 |
0 |
0 |
T28 |
0 |
3320 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T42 |
0 |
5466 |
0 |
0 |
T49 |
162993 |
149 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T18,T23,T74 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T5,T15 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T15,T49,T17 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T15 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T15 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T18,T23,T74 |
0 |
0 |
1 |
- |
- |
Covered |
T15,T49,T17 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T5,T15 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T5,T15 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
645251 |
0 |
0 |
T2 |
47732 |
2335 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
5907 |
0 |
0 |
T6 |
63225 |
2558 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
3 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T17 |
0 |
348 |
0 |
0 |
T25 |
0 |
3508 |
0 |
0 |
T28 |
0 |
3314 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T42 |
0 |
5469 |
0 |
0 |
T49 |
162993 |
149 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
645251 |
0 |
0 |
T2 |
47732 |
2335 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
5907 |
0 |
0 |
T6 |
63225 |
2558 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
3 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T17 |
0 |
348 |
0 |
0 |
T25 |
0 |
3508 |
0 |
0 |
T28 |
0 |
3314 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T42 |
0 |
5469 |
0 |
0 |
T49 |
162993 |
149 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T23,T74,T82 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T5,T15 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T15,T49,T17 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T15 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T15 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T23,T74,T82 |
0 |
0 |
1 |
- |
- |
Covered |
T15,T49,T17 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T5,T15 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T5,T15 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
645089 |
0 |
0 |
T2 |
47732 |
2342 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
5914 |
0 |
0 |
T6 |
63225 |
2569 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
2 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T17 |
0 |
348 |
0 |
0 |
T25 |
0 |
3510 |
0 |
0 |
T28 |
0 |
3319 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T42 |
0 |
5473 |
0 |
0 |
T49 |
162993 |
149 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
645089 |
0 |
0 |
T2 |
47732 |
2342 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
5914 |
0 |
0 |
T6 |
63225 |
2569 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
2 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T17 |
0 |
348 |
0 |
0 |
T25 |
0 |
3510 |
0 |
0 |
T28 |
0 |
3319 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T42 |
0 |
5473 |
0 |
0 |
T49 |
162993 |
149 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T23,T82,T83 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T5,T15 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T15,T49,T17 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T15 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T15 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T23,T82,T8 |
0 |
0 |
1 |
- |
- |
Covered |
T15,T49,T17 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T5,T15 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T5,T15 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
644893 |
0 |
0 |
T2 |
47732 |
2352 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
5900 |
0 |
0 |
T6 |
63225 |
2564 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
2 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T17 |
0 |
348 |
0 |
0 |
T25 |
0 |
3509 |
0 |
0 |
T28 |
0 |
3309 |
0 |
0 |
T29 |
0 |
3341 |
0 |
0 |
T42 |
0 |
5469 |
0 |
0 |
T49 |
162993 |
135 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
644891 |
0 |
0 |
T2 |
47732 |
2352 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
5900 |
0 |
0 |
T6 |
63225 |
2564 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
2 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T17 |
0 |
348 |
0 |
0 |
T25 |
0 |
3509 |
0 |
0 |
T28 |
0 |
3309 |
0 |
0 |
T29 |
0 |
3341 |
0 |
0 |
T42 |
0 |
5469 |
0 |
0 |
T49 |
162993 |
135 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T23,T62,T82 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T5,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T49,T39,T55 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T23,T62,T82 |
0 |
0 |
1 |
- |
- |
Covered |
T49,T39,T55 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T5,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T5,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
625832 |
0 |
0 |
T2 |
47732 |
2365 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
5354 |
0 |
0 |
T6 |
63225 |
2340 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
0 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T25 |
0 |
4479 |
0 |
0 |
T28 |
0 |
2036 |
0 |
0 |
T29 |
0 |
1984 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T42 |
0 |
5305 |
0 |
0 |
T49 |
162993 |
155 |
0 |
0 |
T50 |
0 |
40 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
625830 |
0 |
0 |
T2 |
47732 |
2365 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
5354 |
0 |
0 |
T6 |
63225 |
2340 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
0 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T25 |
0 |
4479 |
0 |
0 |
T28 |
0 |
2036 |
0 |
0 |
T29 |
0 |
1984 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T42 |
0 |
5305 |
0 |
0 |
T49 |
162993 |
155 |
0 |
0 |
T50 |
0 |
40 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T23,T62,T82 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T5,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T49,T39,T55 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T23,T62,T82 |
0 |
0 |
1 |
- |
- |
Covered |
T49,T39,T55 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T5,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T5,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
625675 |
0 |
0 |
T2 |
47732 |
2354 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
5359 |
0 |
0 |
T6 |
63225 |
2330 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
0 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T25 |
0 |
4467 |
0 |
0 |
T28 |
0 |
2036 |
0 |
0 |
T29 |
0 |
1983 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T42 |
0 |
5303 |
0 |
0 |
T49 |
162993 |
155 |
0 |
0 |
T50 |
0 |
40 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
625674 |
0 |
0 |
T2 |
47732 |
2354 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
5359 |
0 |
0 |
T6 |
63225 |
2330 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
0 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T25 |
0 |
4467 |
0 |
0 |
T28 |
0 |
2036 |
0 |
0 |
T29 |
0 |
1983 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T42 |
0 |
5303 |
0 |
0 |
T49 |
162993 |
155 |
0 |
0 |
T50 |
0 |
40 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T23,T62,T82 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T5,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T49,T39,T55 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T23,T62,T82 |
0 |
0 |
1 |
- |
- |
Covered |
T49,T39,T55 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T5,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T5,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
625545 |
0 |
0 |
T2 |
47732 |
2346 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
5352 |
0 |
0 |
T6 |
63225 |
2332 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
0 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T25 |
0 |
4479 |
0 |
0 |
T28 |
0 |
2036 |
0 |
0 |
T29 |
0 |
1983 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T42 |
0 |
5304 |
0 |
0 |
T49 |
162993 |
155 |
0 |
0 |
T50 |
0 |
40 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
625544 |
0 |
0 |
T2 |
47732 |
2346 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
5352 |
0 |
0 |
T6 |
63225 |
2332 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
0 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T25 |
0 |
4479 |
0 |
0 |
T28 |
0 |
2036 |
0 |
0 |
T29 |
0 |
1983 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T42 |
0 |
5304 |
0 |
0 |
T49 |
162993 |
155 |
0 |
0 |
T50 |
0 |
40 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T23,T82,T84 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T5,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T49,T39,T55 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T23,T82,T8 |
0 |
0 |
1 |
- |
- |
Covered |
T49,T39,T55 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T5,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T5,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
625270 |
0 |
0 |
T2 |
47732 |
2353 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
5349 |
0 |
0 |
T6 |
63225 |
2331 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
0 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T25 |
0 |
4481 |
0 |
0 |
T28 |
0 |
2036 |
0 |
0 |
T29 |
0 |
1983 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T42 |
0 |
5301 |
0 |
0 |
T49 |
162993 |
145 |
0 |
0 |
T50 |
0 |
39 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
395334231 |
625269 |
0 |
0 |
T2 |
47732 |
2353 |
0 |
0 |
T3 |
3684 |
0 |
0 |
0 |
T4 |
1800 |
0 |
0 |
0 |
T5 |
337432 |
5349 |
0 |
0 |
T6 |
63225 |
2331 |
0 |
0 |
T10 |
1494 |
0 |
0 |
0 |
T14 |
1353 |
0 |
0 |
0 |
T15 |
1718 |
0 |
0 |
0 |
T16 |
4263 |
0 |
0 |
0 |
T25 |
0 |
4481 |
0 |
0 |
T28 |
0 |
2036 |
0 |
0 |
T29 |
0 |
1983 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T42 |
0 |
5301 |
0 |
0 |
T49 |
162993 |
145 |
0 |
0 |
T50 |
0 |
39 |
0 |
0 |