Line Coverage for Module :
flash_phy_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Module :
flash_phy_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T18,T4 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T18,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T18,T4 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T18,T4 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T13,T14,T22 |
1 | 1 | Covered | T2,T18,T4 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T18,T4 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T14,T22 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T18,T4 |
Branch Coverage for Module :
flash_phy_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T18,T4 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T18,T4 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T18,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T18,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T2,T18,T4 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T2,T18,T4 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770050552 |
7010670 |
0 |
0 |
T2 |
677442 |
854 |
0 |
0 |
T3 |
6270 |
0 |
0 |
0 |
T4 |
300864 |
41868 |
0 |
0 |
T5 |
229244 |
1632 |
0 |
0 |
T6 |
0 |
1007 |
0 |
0 |
T7 |
0 |
20696 |
0 |
0 |
T12 |
2124 |
0 |
0 |
0 |
T13 |
1218 |
18 |
0 |
0 |
T14 |
1420 |
32 |
0 |
0 |
T17 |
7272 |
0 |
0 |
0 |
T18 |
5372 |
21 |
0 |
0 |
T19 |
6168 |
0 |
0 |
0 |
T29 |
0 |
48 |
0 |
0 |
T31 |
0 |
73 |
0 |
0 |
T32 |
0 |
260 |
0 |
0 |
T37 |
0 |
22715 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770050552 |
768445004 |
0 |
0 |
T1 |
3116 |
2940 |
0 |
0 |
T2 |
677442 |
677260 |
0 |
0 |
T3 |
6270 |
6126 |
0 |
0 |
T4 |
300864 |
300594 |
0 |
0 |
T5 |
229244 |
218564 |
0 |
0 |
T12 |
2124 |
1676 |
0 |
0 |
T13 |
1218 |
1096 |
0 |
0 |
T17 |
7272 |
5804 |
0 |
0 |
T18 |
5372 |
5234 |
0 |
0 |
T19 |
6168 |
6020 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770050552 |
7010685 |
0 |
0 |
T2 |
677442 |
854 |
0 |
0 |
T3 |
6270 |
0 |
0 |
0 |
T4 |
300864 |
41868 |
0 |
0 |
T5 |
229244 |
1632 |
0 |
0 |
T6 |
0 |
1007 |
0 |
0 |
T7 |
0 |
20696 |
0 |
0 |
T12 |
2124 |
0 |
0 |
0 |
T13 |
1218 |
18 |
0 |
0 |
T14 |
1420 |
32 |
0 |
0 |
T17 |
7272 |
0 |
0 |
0 |
T18 |
5372 |
21 |
0 |
0 |
T19 |
6168 |
0 |
0 |
0 |
T29 |
0 |
48 |
0 |
0 |
T31 |
0 |
73 |
0 |
0 |
T32 |
0 |
260 |
0 |
0 |
T37 |
0 |
22715 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
770050553 |
17193718 |
0 |
0 |
T1 |
1558 |
32 |
0 |
0 |
T2 |
677442 |
886 |
0 |
0 |
T3 |
6270 |
32 |
0 |
0 |
T4 |
300864 |
41932 |
0 |
0 |
T5 |
229244 |
3904 |
0 |
0 |
T6 |
0 |
433 |
0 |
0 |
T7 |
0 |
9848 |
0 |
0 |
T12 |
2124 |
67 |
0 |
0 |
T13 |
1218 |
50 |
0 |
0 |
T14 |
710 |
32 |
0 |
0 |
T17 |
7272 |
128 |
0 |
0 |
T18 |
5372 |
53 |
0 |
0 |
T19 |
6168 |
32 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T31 |
0 |
18 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T37 |
0 |
8991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T4,T5 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T13,T22,T128 |
1 | 1 | Covered | T2,T4,T5 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T4,T5 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T22,T128 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T4,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T2,T4,T5 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T2,T4,T5 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
3854856 |
0 |
0 |
T2 |
338721 |
351 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
21938 |
0 |
0 |
T5 |
114622 |
1632 |
0 |
0 |
T6 |
0 |
574 |
0 |
0 |
T7 |
0 |
10848 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
18 |
0 |
0 |
T14 |
710 |
0 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
0 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
38 |
0 |
0 |
T31 |
0 |
55 |
0 |
0 |
T32 |
0 |
188 |
0 |
0 |
T37 |
0 |
13724 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
384222502 |
0 |
0 |
T1 |
1558 |
1470 |
0 |
0 |
T2 |
338721 |
338630 |
0 |
0 |
T3 |
3135 |
3063 |
0 |
0 |
T4 |
150432 |
150297 |
0 |
0 |
T5 |
114622 |
109282 |
0 |
0 |
T12 |
1062 |
838 |
0 |
0 |
T13 |
609 |
548 |
0 |
0 |
T17 |
3636 |
2902 |
0 |
0 |
T18 |
2686 |
2617 |
0 |
0 |
T19 |
3084 |
3010 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
3854863 |
0 |
0 |
T2 |
338721 |
351 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
21938 |
0 |
0 |
T5 |
114622 |
1632 |
0 |
0 |
T6 |
0 |
574 |
0 |
0 |
T7 |
0 |
10848 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
18 |
0 |
0 |
T14 |
710 |
0 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
0 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
38 |
0 |
0 |
T31 |
0 |
55 |
0 |
0 |
T32 |
0 |
188 |
0 |
0 |
T37 |
0 |
13724 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
9421918 |
0 |
0 |
T1 |
1558 |
32 |
0 |
0 |
T2 |
338721 |
383 |
0 |
0 |
T3 |
3135 |
32 |
0 |
0 |
T4 |
150432 |
22002 |
0 |
0 |
T5 |
114622 |
3904 |
0 |
0 |
T12 |
1062 |
67 |
0 |
0 |
T13 |
609 |
50 |
0 |
0 |
T17 |
3636 |
128 |
0 |
0 |
T18 |
2686 |
32 |
0 |
0 |
T19 |
3084 |
32 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T27,T156,T157 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T18,T4 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T18,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T18,T4 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T18,T4 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T73,T68 |
1 | 1 | Covered | T2,T18,T4 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T2,T18,T4 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T73,T68 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T18,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T18,T4 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T18,T4 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T18,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T18,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T2,T18,T4 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T2,T18,T4 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
3155814 |
0 |
0 |
T2 |
338721 |
503 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
19930 |
0 |
0 |
T5 |
114622 |
0 |
0 |
0 |
T6 |
0 |
433 |
0 |
0 |
T7 |
0 |
9848 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
0 |
0 |
0 |
T14 |
710 |
32 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
21 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T31 |
0 |
18 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T37 |
0 |
8991 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
384222502 |
0 |
0 |
T1 |
1558 |
1470 |
0 |
0 |
T2 |
338721 |
338630 |
0 |
0 |
T3 |
3135 |
3063 |
0 |
0 |
T4 |
150432 |
150297 |
0 |
0 |
T5 |
114622 |
109282 |
0 |
0 |
T12 |
1062 |
838 |
0 |
0 |
T13 |
609 |
548 |
0 |
0 |
T17 |
3636 |
2902 |
0 |
0 |
T18 |
2686 |
2617 |
0 |
0 |
T19 |
3084 |
3010 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
3155822 |
0 |
0 |
T2 |
338721 |
503 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
19930 |
0 |
0 |
T5 |
114622 |
0 |
0 |
0 |
T6 |
0 |
433 |
0 |
0 |
T7 |
0 |
9848 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
0 |
0 |
0 |
T14 |
710 |
32 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
21 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T31 |
0 |
18 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T37 |
0 |
8991 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025277 |
7771800 |
0 |
0 |
T2 |
338721 |
503 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
19930 |
0 |
0 |
T5 |
114622 |
0 |
0 |
0 |
T6 |
0 |
433 |
0 |
0 |
T7 |
0 |
9848 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
0 |
0 |
0 |
T14 |
710 |
32 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
21 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
10 |
0 |
0 |
T31 |
0 |
18 |
0 |
0 |
T32 |
0 |
72 |
0 |
0 |
T37 |
0 |
8991 |
0 |
0 |