Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T18,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T14,T27 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T18,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T6 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T18,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T18,T4 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T13,T14,T27 |
0 |
0 |
1 |
- |
- |
Covered |
T2,T5,T6 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T18,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T18,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5396793 |
0 |
0 |
T2 |
2709768 |
461 |
0 |
0 |
T3 |
25080 |
0 |
0 |
0 |
T4 |
1203456 |
29906 |
0 |
0 |
T5 |
916976 |
768 |
0 |
0 |
T6 |
0 |
543 |
0 |
0 |
T7 |
0 |
18960 |
0 |
0 |
T12 |
8496 |
0 |
0 |
0 |
T13 |
4872 |
10 |
0 |
0 |
T14 |
5680 |
17 |
0 |
0 |
T17 |
29088 |
0 |
0 |
0 |
T18 |
21488 |
12 |
0 |
0 |
T19 |
24672 |
0 |
0 |
0 |
T29 |
0 |
31 |
0 |
0 |
T31 |
0 |
39 |
0 |
0 |
T32 |
0 |
107 |
0 |
0 |
T37 |
0 |
19991 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5396784 |
0 |
0 |
T2 |
2709768 |
461 |
0 |
0 |
T3 |
25080 |
0 |
0 |
0 |
T4 |
1203456 |
29906 |
0 |
0 |
T5 |
916976 |
768 |
0 |
0 |
T6 |
0 |
543 |
0 |
0 |
T7 |
0 |
18960 |
0 |
0 |
T12 |
8496 |
0 |
0 |
0 |
T13 |
4872 |
10 |
0 |
0 |
T14 |
5680 |
17 |
0 |
0 |
T17 |
29088 |
0 |
0 |
0 |
T18 |
21488 |
12 |
0 |
0 |
T19 |
24672 |
0 |
0 |
0 |
T29 |
0 |
31 |
0 |
0 |
T31 |
0 |
39 |
0 |
0 |
T32 |
0 |
107 |
0 |
0 |
T37 |
0 |
19991 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T27,T102 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T6 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T13,T27,T102 |
0 |
0 |
1 |
- |
- |
Covered |
T2,T5,T6 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
720990 |
0 |
0 |
T2 |
338721 |
47 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
3796 |
0 |
0 |
T5 |
114622 |
192 |
0 |
0 |
T6 |
0 |
78 |
0 |
0 |
T7 |
0 |
2451 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
3 |
0 |
0 |
T14 |
710 |
0 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
0 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
6 |
0 |
0 |
T31 |
0 |
7 |
0 |
0 |
T32 |
0 |
19 |
0 |
0 |
T37 |
0 |
2748 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
720989 |
0 |
0 |
T2 |
338721 |
47 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
3796 |
0 |
0 |
T5 |
114622 |
192 |
0 |
0 |
T6 |
0 |
78 |
0 |
0 |
T7 |
0 |
2451 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
3 |
0 |
0 |
T14 |
710 |
0 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
0 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
6 |
0 |
0 |
T31 |
0 |
7 |
0 |
0 |
T32 |
0 |
19 |
0 |
0 |
T37 |
0 |
2748 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T27,T102 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T6 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T13,T27,T102 |
0 |
0 |
1 |
- |
- |
Covered |
T2,T5,T6 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
721073 |
0 |
0 |
T2 |
338721 |
47 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
3804 |
0 |
0 |
T5 |
114622 |
192 |
0 |
0 |
T6 |
0 |
77 |
0 |
0 |
T7 |
0 |
2465 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
3 |
0 |
0 |
T14 |
710 |
0 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
0 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T31 |
0 |
8 |
0 |
0 |
T32 |
0 |
19 |
0 |
0 |
T37 |
0 |
2752 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
721072 |
0 |
0 |
T2 |
338721 |
47 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
3804 |
0 |
0 |
T5 |
114622 |
192 |
0 |
0 |
T6 |
0 |
77 |
0 |
0 |
T7 |
0 |
2465 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
3 |
0 |
0 |
T14 |
710 |
0 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
0 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T31 |
0 |
8 |
0 |
0 |
T32 |
0 |
19 |
0 |
0 |
T37 |
0 |
2752 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T27,T102 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T6 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T13,T27,T102 |
0 |
0 |
1 |
- |
- |
Covered |
T2,T5,T6 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
720882 |
0 |
0 |
T2 |
338721 |
47 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
3797 |
0 |
0 |
T5 |
114622 |
192 |
0 |
0 |
T6 |
0 |
77 |
0 |
0 |
T7 |
0 |
2462 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
2 |
0 |
0 |
T14 |
710 |
0 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
0 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T31 |
0 |
7 |
0 |
0 |
T32 |
0 |
18 |
0 |
0 |
T37 |
0 |
2753 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
720880 |
0 |
0 |
T2 |
338721 |
47 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
3797 |
0 |
0 |
T5 |
114622 |
192 |
0 |
0 |
T6 |
0 |
77 |
0 |
0 |
T7 |
0 |
2462 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
2 |
0 |
0 |
T14 |
710 |
0 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
0 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T31 |
0 |
7 |
0 |
0 |
T32 |
0 |
18 |
0 |
0 |
T37 |
0 |
2753 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T13,T27,T102 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T5,T6 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T13,T27,T102 |
0 |
0 |
1 |
- |
- |
Covered |
T2,T5,T6 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
720424 |
0 |
0 |
T2 |
338721 |
47 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
3811 |
0 |
0 |
T5 |
114622 |
192 |
0 |
0 |
T6 |
0 |
77 |
0 |
0 |
T7 |
0 |
2463 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
2 |
0 |
0 |
T14 |
710 |
0 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
0 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T31 |
0 |
7 |
0 |
0 |
T32 |
0 |
17 |
0 |
0 |
T37 |
0 |
2747 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
720424 |
0 |
0 |
T2 |
338721 |
47 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
3811 |
0 |
0 |
T5 |
114622 |
192 |
0 |
0 |
T6 |
0 |
77 |
0 |
0 |
T7 |
0 |
2463 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
2 |
0 |
0 |
T14 |
710 |
0 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
0 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T31 |
0 |
7 |
0 |
0 |
T32 |
0 |
17 |
0 |
0 |
T37 |
0 |
2747 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T18,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T14,T27,T102 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T18,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T6,T27 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T18,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T18,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T14,T27,T102 |
0 |
0 |
1 |
- |
- |
Covered |
T2,T6,T27 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T18,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T18,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
628725 |
0 |
0 |
T2 |
338721 |
69 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
3672 |
0 |
0 |
T5 |
114622 |
0 |
0 |
0 |
T6 |
0 |
59 |
0 |
0 |
T7 |
0 |
2282 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
0 |
0 |
0 |
T14 |
710 |
5 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
3 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
0 |
9 |
0 |
0 |
T37 |
0 |
2248 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
628723 |
0 |
0 |
T2 |
338721 |
69 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
3672 |
0 |
0 |
T5 |
114622 |
0 |
0 |
0 |
T6 |
0 |
59 |
0 |
0 |
T7 |
0 |
2282 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
0 |
0 |
0 |
T14 |
710 |
5 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
3 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
0 |
9 |
0 |
0 |
T37 |
0 |
2248 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T18,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T14,T27,T102 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T18,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T6,T27 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T18,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T18,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T14,T27,T102 |
0 |
0 |
1 |
- |
- |
Covered |
T2,T6,T27 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T18,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T18,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
628449 |
0 |
0 |
T2 |
338721 |
69 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
3672 |
0 |
0 |
T5 |
114622 |
0 |
0 |
0 |
T6 |
0 |
59 |
0 |
0 |
T7 |
0 |
2282 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
0 |
0 |
0 |
T14 |
710 |
4 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
3 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
0 |
9 |
0 |
0 |
T37 |
0 |
2248 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
628447 |
0 |
0 |
T2 |
338721 |
69 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
3672 |
0 |
0 |
T5 |
114622 |
0 |
0 |
0 |
T6 |
0 |
59 |
0 |
0 |
T7 |
0 |
2282 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
0 |
0 |
0 |
T14 |
710 |
4 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
3 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
0 |
9 |
0 |
0 |
T37 |
0 |
2248 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T18,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T14,T27,T102 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T18,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T6,T27 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T18,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T18,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T14,T27,T102 |
0 |
0 |
1 |
- |
- |
Covered |
T2,T6,T27 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T18,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T18,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
628309 |
0 |
0 |
T2 |
338721 |
68 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
3677 |
0 |
0 |
T5 |
114622 |
0 |
0 |
0 |
T6 |
0 |
59 |
0 |
0 |
T7 |
0 |
2277 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
0 |
0 |
0 |
T14 |
710 |
4 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
3 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
8 |
0 |
0 |
T37 |
0 |
2248 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
628308 |
0 |
0 |
T2 |
338721 |
68 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
3677 |
0 |
0 |
T5 |
114622 |
0 |
0 |
0 |
T6 |
0 |
59 |
0 |
0 |
T7 |
0 |
2277 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
0 |
0 |
0 |
T14 |
710 |
4 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
3 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
8 |
0 |
0 |
T37 |
0 |
2248 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T18,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T14,T27,T102 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T18,T4 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T6,T27 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T18,T4 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T18,T4 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T14,T27,T102 |
0 |
0 |
1 |
- |
- |
Covered |
T2,T6,T27 |
0 |
0 |
0 |
1 |
- |
Covered |
T2,T18,T4 |
0 |
0 |
0 |
0 |
1 |
Covered |
T2,T18,T4 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
627941 |
0 |
0 |
T2 |
338721 |
67 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
3677 |
0 |
0 |
T5 |
114622 |
0 |
0 |
0 |
T6 |
0 |
57 |
0 |
0 |
T7 |
0 |
2278 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
0 |
0 |
0 |
T14 |
710 |
4 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
3 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
8 |
0 |
0 |
T37 |
0 |
2247 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
385025276 |
627941 |
0 |
0 |
T2 |
338721 |
67 |
0 |
0 |
T3 |
3135 |
0 |
0 |
0 |
T4 |
150432 |
3677 |
0 |
0 |
T5 |
114622 |
0 |
0 |
0 |
T6 |
0 |
57 |
0 |
0 |
T7 |
0 |
2278 |
0 |
0 |
T12 |
1062 |
0 |
0 |
0 |
T13 |
609 |
0 |
0 |
0 |
T14 |
710 |
4 |
0 |
0 |
T17 |
3636 |
0 |
0 |
0 |
T18 |
2686 |
3 |
0 |
0 |
T19 |
3084 |
0 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
8 |
0 |
0 |
T37 |
0 |
2247 |
0 |
0 |