dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 378381112 39011667 0 0
DepthKnown_A 378381112 377518828 0 0
RvalidKnown_A 378381112 377518828 0 0
WreadyKnown_A 378381112 377518828 0 0
gen_passthru_fifo.paramCheckPass 1267 1267 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 39011667 0 0
T1 120543 71528 0 0
T2 3451 505 0 0
T3 356849 46842 0 0
T4 505 113 0 0
T5 1583 427 0 0
T6 352472 203012 0 0
T10 500917 161 0 0
T11 3841 114 0 0
T16 1813 110 0 0
T17 3508 505 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 377518828 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 377518828 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 377518828 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1267 1267 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 378381112 42998643 0 0
DepthKnown_A 378381112 377518828 0 0
RvalidKnown_A 378381112 377518828 0 0
WreadyKnown_A 378381112 377518828 0 0
gen_passthru_fifo.paramCheckPass 1267 1267 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 42998643 0 0
T1 120543 71528 0 0
T2 3451 505 0 0
T3 356849 46842 0 0
T4 505 113 0 0
T5 1583 427 0 0
T6 352472 174365 0 0
T10 500917 161 0 0
T11 3841 476 0 0
T16 1813 110 0 0
T17 3508 505 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 377518828 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 377518828 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 377518828 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1267 1267 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 378381112 2299264 0 0
DepthKnown_A 378381112 377518828 0 0
RvalidKnown_A 378381112 377518828 0 0
WreadyKnown_A 378381112 377518828 0 0
gen_passthru_fifo.paramCheckPass 1267 1267 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 2299264 0 0
T3 356849 2560 0 0
T4 505 4 0 0
T5 1583 2 0 0
T6 352472 10532 0 0
T10 500917 0 0 0
T11 3841 0 0 0
T16 1813 2 0 0
T17 3508 0 0 0
T19 584196 0 0 0
T20 0 2008 0 0
T23 0 7630 0 0
T25 217136 1352 0 0
T31 0 12155 0 0
T38 0 1236 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 377518828 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 377518828 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 377518828 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1267 1267 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 378381112 2647203 0 0
DepthKnown_A 378381112 377518828 0 0
RvalidKnown_A 378381112 377518828 0 0
WreadyKnown_A 378381112 377518828 0 0
gen_passthru_fifo.paramCheckPass 1267 1267 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 2647203 0 0
T3 356849 2560 0 0
T4 505 4 0 0
T5 1583 2 0 0
T6 352472 10532 0 0
T10 500917 0 0 0
T11 3841 0 0 0
T16 1813 2 0 0
T17 3508 0 0 0
T19 584196 0 0 0
T20 0 2008 0 0
T23 0 7630 0 0
T25 217136 4182 0 0
T31 0 54344 0 0
T38 0 1236 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 377518828 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 377518828 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 377518828 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1267 1267 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 378381112 4005529 0 0
DepthKnown_A 378381112 377518828 0 0
RvalidKnown_A 378381112 377518828 0 0
WreadyKnown_A 378381112 377518828 0 0
gen_passthru_fifo.paramCheckPass 1267 1267 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 4005529 0 0
T1 120543 26224 0 0
T2 3451 0 0 0
T3 356849 5056 0 0
T4 505 0 0 0
T5 1583 44 0 0
T6 352472 6164 0 0
T10 500917 0 0 0
T11 3841 0 0 0
T16 1813 0 0 0
T17 3508 0 0 0
T20 0 2178 0 0
T25 0 2816 0 0
T26 0 27360 0 0
T31 0 7012 0 0
T38 0 2721 0 0
T49 0 693 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 377518828 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 377518828 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 378381112 377518828 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1267 1267 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T10 1 1 0 0
T11 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%