dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.44 100.00 87.18 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.82 100.00 91.27 100.00 100.00 u_rd


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 80.56 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.82 100.00 91.27 100.00 100.00 u_rd


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 93.64 100.00 90.00 90.91


Module Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_addr_xor_storage

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.53 100.00 86.11 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.82 100.00 91.27 100.00 100.00 u_rd


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00

Go back
Module Instances:
tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_addr_xor_storage
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT15,T54
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT4,T5,T6
110Not Covered
111CoveredT1,T4,T5

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (76'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_storage
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 375708731 12815683 0 0
DepthKnown_A 375708731 374935055 0 0
RvalidKnown_A 375708731 374935055 0 0
WreadyKnown_A 375708731 374935055 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 375708731 12815683 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375708731 12815683 0 0
T1 120543 14842 0 0
T2 3451 0 0 0
T3 356849 0 0 0
T4 505 7 0 0
T5 1583 24 0 0
T6 352472 31270 0 0
T10 500917 0 0 0
T11 3841 0 0 0
T13 0 262144 0 0
T16 1813 0 0 0
T17 3508 0 0 0
T19 0 9038 0 0
T20 0 735 0 0
T26 0 18582 0 0
T31 0 558 0 0
T38 0 896 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375708731 374935055 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375708731 374935055 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375708731 374935055 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 375708731 12815683 0 0
T1 120543 14842 0 0
T2 3451 0 0 0
T3 356849 0 0 0
T4 505 7 0 0
T5 1583 24 0 0
T6 352472 31270 0 0
T10 500917 0 0 0
T11 3841 0 0 0
T13 0 262144 0 0
T16 1813 0 0 0
T17 3508 0 0 0
T19 0 9038 0 0
T20 0 735 0 0
T26 0 18582 0 0
T31 0 558 0 0
T38 0 896 0 0

Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT4,T5,T6

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT4,T5,T6

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T6,T19
101CoveredT5,T6,T26
110Not Covered
111CoveredT4,T5,T6

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (64'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T4,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_mask_storage
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 375869322 11745518 0 0
DepthKnown_A 375869322 375095646 0 0
RvalidKnown_A 375869322 375095646 0 0
WreadyKnown_A 375869322 375095646 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 375869322 11745518 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375869322 11745518 0 0
T4 505 4 0 0
T5 1583 24 0 0
T6 352472 23967 0 0
T11 3841 0 0 0
T13 0 262144 0 0
T16 1813 0 0 0
T17 3508 0 0 0
T19 584196 0 0 0
T20 0 732 0 0
T21 0 25898 0 0
T25 217136 0 0 0
T26 144622 5412 0 0
T37 0 16462 0 0
T46 0 37999 0 0
T56 0 62 0 0
T57 1651 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375869322 375095646 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375869322 375095646 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375869322 375095646 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 375869322 11745518 0 0
T4 505 4 0 0
T5 1583 24 0 0
T6 352472 23967 0 0
T11 3841 0 0 0
T13 0 262144 0 0
T16 1813 0 0 0
T17 3508 0 0 0
T19 584196 0 0 0
T20 0 732 0 0
T21 0 25898 0 0
T25 217136 0 0 0
T26 144622 5412 0 0
T37 0 16462 0 0
T46 0 37999 0 0
T56 0 62 0 0
T57 1651 0 0 0

Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_addr_xor_storage
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_addr_xor_storage
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT6,T26,T20
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T4,T5
110Not Covered
111CoveredT1,T4,T5

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (16'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_addr_xor_storage
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_addr_xor_storage
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 375869322 50907228 0 0
DepthKnown_A 375869322 375095646 0 0
RvalidKnown_A 375869322 375095646 0 0
WreadyKnown_A 375869322 375095646 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 375869322 50907228 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375869322 50907228 0 0
T1 120543 763401 0 0
T2 3451 0 0 0
T3 356849 0 0 0
T4 505 8 0 0
T5 1583 57 0 0
T6 352472 68591 0 0
T10 500917 0 0 0
T11 3841 0 0 0
T13 0 524288 0 0
T16 1813 0 0 0
T17 3508 0 0 0
T19 0 460941 0 0
T20 0 1815 0 0
T26 0 41503 0 0
T31 0 1670 0 0
T38 0 2674 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375869322 375095646 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375869322 375095646 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 375869322 375095646 0 0
T1 120543 120527 0 0
T2 3451 2811 0 0
T3 356849 340375 0 0
T4 505 418 0 0
T5 1583 1437 0 0
T6 352472 352402 0 0
T10 500917 500784 0 0
T11 3841 3101 0 0
T16 1813 1669 0 0
T17 3508 2848 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 375869322 50907228 0 0
T1 120543 763401 0 0
T2 3451 0 0 0
T3 356849 0 0 0
T4 505 8 0 0
T5 1583 57 0 0
T6 352472 68591 0 0
T10 500917 0 0 0
T11 3841 0 0 0
T13 0 524288 0 0
T16 1813 0 0 0
T17 3508 0 0 0
T19 0 460941 0 0
T20 0 1815 0 0
T26 0 41503 0 0
T31 0 1670 0 0
T38 0 2674 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%