Line Coverage for Module :
flash_phy_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Module :
flash_phy_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T18 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T23,T21 |
1 | 1 | Covered | T1,T4,T5 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T23,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Module :
flash_phy_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T4,T5 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T1,T4,T5 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
780041168 |
6839109 |
0 |
0 |
T1 |
420680 |
2436 |
0 |
0 |
T2 |
2452 |
0 |
0 |
0 |
T3 |
6694 |
0 |
0 |
0 |
T4 |
1160532 |
17724 |
0 |
0 |
T5 |
403392 |
2944 |
0 |
0 |
T6 |
0 |
318 |
0 |
0 |
T7 |
0 |
10 |
0 |
0 |
T11 |
2538 |
0 |
0 |
0 |
T14 |
7016 |
0 |
0 |
0 |
T18 |
1925460 |
0 |
0 |
0 |
T19 |
2358 |
0 |
0 |
0 |
T20 |
3082 |
0 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T22 |
0 |
147 |
0 |
0 |
T23 |
0 |
166 |
0 |
0 |
T26 |
0 |
73 |
0 |
0 |
T31 |
0 |
1024 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T41 |
0 |
22675 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
780041168 |
778338280 |
0 |
0 |
T1 |
420680 |
420558 |
0 |
0 |
T2 |
2452 |
2302 |
0 |
0 |
T3 |
6694 |
5306 |
0 |
0 |
T4 |
1160532 |
1160192 |
0 |
0 |
T5 |
403392 |
385742 |
0 |
0 |
T11 |
2538 |
2384 |
0 |
0 |
T14 |
7016 |
5688 |
0 |
0 |
T18 |
1925460 |
1925130 |
0 |
0 |
T19 |
2358 |
2184 |
0 |
0 |
T20 |
3082 |
2556 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
780041168 |
6839120 |
0 |
0 |
T1 |
420680 |
2436 |
0 |
0 |
T2 |
2452 |
0 |
0 |
0 |
T3 |
6694 |
0 |
0 |
0 |
T4 |
1160532 |
17724 |
0 |
0 |
T5 |
403392 |
2944 |
0 |
0 |
T6 |
0 |
318 |
0 |
0 |
T7 |
0 |
10 |
0 |
0 |
T11 |
2538 |
0 |
0 |
0 |
T14 |
7016 |
0 |
0 |
0 |
T18 |
1925460 |
0 |
0 |
0 |
T19 |
2358 |
0 |
0 |
0 |
T20 |
3082 |
0 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T22 |
0 |
147 |
0 |
0 |
T23 |
0 |
166 |
0 |
0 |
T26 |
0 |
73 |
0 |
0 |
T31 |
0 |
1024 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T41 |
0 |
22675 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
780041169 |
16252136 |
0 |
0 |
T1 |
420680 |
2468 |
0 |
0 |
T2 |
2452 |
32 |
0 |
0 |
T3 |
6694 |
144 |
0 |
0 |
T4 |
1160532 |
17758 |
0 |
0 |
T5 |
403392 |
6880 |
0 |
0 |
T6 |
0 |
190 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
2538 |
32 |
0 |
0 |
T14 |
7016 |
172 |
0 |
0 |
T18 |
1925460 |
48 |
0 |
0 |
T19 |
2358 |
32 |
0 |
0 |
T20 |
3082 |
67 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T22 |
0 |
21 |
0 |
0 |
T23 |
0 |
55 |
0 |
0 |
T26 |
0 |
11 |
0 |
0 |
T41 |
0 |
10656 |
0 |
0 |
T60 |
0 |
131072 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T18 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T6,T41 |
1 | 1 | Covered | T1,T4,T5 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T41 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T4,T5 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T1,T4,T5 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
3211273 |
0 |
0 |
T1 |
210340 |
1068 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
9893 |
0 |
0 |
T5 |
201696 |
2944 |
0 |
0 |
T6 |
0 |
128 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T22 |
0 |
126 |
0 |
0 |
T23 |
0 |
111 |
0 |
0 |
T26 |
0 |
62 |
0 |
0 |
T31 |
0 |
1024 |
0 |
0 |
T41 |
0 |
12019 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
389169140 |
0 |
0 |
T1 |
210340 |
210279 |
0 |
0 |
T2 |
1226 |
1151 |
0 |
0 |
T3 |
3347 |
2653 |
0 |
0 |
T4 |
580266 |
580096 |
0 |
0 |
T5 |
201696 |
192871 |
0 |
0 |
T11 |
1269 |
1192 |
0 |
0 |
T14 |
3508 |
2844 |
0 |
0 |
T18 |
962730 |
962565 |
0 |
0 |
T19 |
1179 |
1092 |
0 |
0 |
T20 |
1541 |
1278 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
3211278 |
0 |
0 |
T1 |
210340 |
1068 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
9893 |
0 |
0 |
T5 |
201696 |
2944 |
0 |
0 |
T6 |
0 |
128 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T22 |
0 |
126 |
0 |
0 |
T23 |
0 |
111 |
0 |
0 |
T26 |
0 |
62 |
0 |
0 |
T31 |
0 |
1024 |
0 |
0 |
T41 |
0 |
12019 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020585 |
8163741 |
0 |
0 |
T1 |
210340 |
1100 |
0 |
0 |
T2 |
1226 |
32 |
0 |
0 |
T3 |
3347 |
144 |
0 |
0 |
T4 |
580266 |
9927 |
0 |
0 |
T5 |
201696 |
6880 |
0 |
0 |
T11 |
1269 |
32 |
0 |
0 |
T14 |
3508 |
172 |
0 |
0 |
T18 |
962730 |
48 |
0 |
0 |
T19 |
1179 |
32 |
0 |
0 |
T20 |
1541 |
67 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 48 | 7 | 7 | 100.00 |
CONT_ASSIGN | 61 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
CONT_ASSIGN | 66 | 1 | 1 | 100.00 |
CONT_ASSIGN | 71 | 1 | 1 | 100.00 |
CONT_ASSIGN | 72 | 1 | 1 | 100.00 |
ALWAYS | 76 | 6 | 6 | 100.00 |
ALWAYS | 90 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
ALWAYS | 116 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
|
|
|
MISSING_ELSE |
54 |
1 |
1 |
55 |
1 |
1 |
|
|
|
MISSING_ELSE |
61 |
1 |
1 |
62 |
1 |
1 |
65 |
1 |
1 |
66 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
77 |
1 |
1 |
79 |
1 |
1 |
80 |
1 |
1 |
|
|
|
MISSING_ELSE |
82 |
1 |
1 |
83 |
1 |
1 |
|
|
|
MISSING_ELSE |
90 |
1 |
1 |
91 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
116 |
|
unreachable |
117 |
|
unreachable |
118 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Total | Covered | Percent |
Conditions | 22 | 19 | 86.36 |
Logical | 22 | 19 | 86.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
--1- ----2---- -----------------------3----------------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T60,T65,T70 |
1 | 0 | 1 | Covered | T1,T2,T18 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T23 |
LINE 66
EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
--1- ----2---- ----------3---------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T23 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T23 |
LINE 71
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T4,T23 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 71
SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
----1--- ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T23,T21 |
1 | 1 | Covered | T1,T4,T23 |
LINE 72
EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T4,T23 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
---------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 72
SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T23,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T23 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
| Line No. | Total | Covered | Percent |
Branches |
|
13 |
13 |
100.00 |
TERNARY |
71 |
2 |
2 |
100.00 |
TERNARY |
72 |
2 |
2 |
100.00 |
IF |
51 |
2 |
2 |
100.00 |
IF |
54 |
2 |
2 |
100.00 |
IF |
76 |
5 |
5 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T23 |
LineNo. Expression
-1-: 72 ((incr_buf_sel == decr_buf_sel)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T23 |
LineNo. Expression
-1-: 51 if (wr_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T23 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 54 if (rd_buf_i[i])
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T23 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 76 if ((!rst_ni))
-2-: 79 if (fin_cnt_incr)
-3-: 82 if (fin_cnt_decr)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T4,T23 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
0 |
- |
1 |
Covered |
T1,T4,T23 |
0 |
- |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
3627836 |
0 |
0 |
T1 |
210340 |
1368 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
7831 |
0 |
0 |
T5 |
201696 |
0 |
0 |
0 |
T6 |
0 |
190 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T22 |
0 |
21 |
0 |
0 |
T23 |
0 |
55 |
0 |
0 |
T26 |
0 |
11 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T41 |
0 |
10656 |
0 |
0 |
BufferDepRsp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
389169140 |
0 |
0 |
T1 |
210340 |
210279 |
0 |
0 |
T2 |
1226 |
1151 |
0 |
0 |
T3 |
3347 |
2653 |
0 |
0 |
T4 |
580266 |
580096 |
0 |
0 |
T5 |
201696 |
192871 |
0 |
0 |
T11 |
1269 |
1192 |
0 |
0 |
T14 |
3508 |
2844 |
0 |
0 |
T18 |
962730 |
962565 |
0 |
0 |
T19 |
1179 |
1092 |
0 |
0 |
T20 |
1541 |
1278 |
0 |
0 |
BufferIncrOverFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
3627842 |
0 |
0 |
T1 |
210340 |
1368 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
7831 |
0 |
0 |
T5 |
201696 |
0 |
0 |
0 |
T6 |
0 |
190 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T22 |
0 |
21 |
0 |
0 |
T23 |
0 |
55 |
0 |
0 |
T26 |
0 |
11 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T41 |
0 |
10656 |
0 |
0 |
DepBufferRspOrder_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
8088395 |
0 |
0 |
T1 |
210340 |
1368 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
7831 |
0 |
0 |
T5 |
201696 |
0 |
0 |
0 |
T6 |
0 |
190 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T22 |
0 |
21 |
0 |
0 |
T23 |
0 |
55 |
0 |
0 |
T26 |
0 |
11 |
0 |
0 |
T41 |
0 |
10656 |
0 |
0 |
T60 |
0 |
131072 |
0 |
0 |