Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T21,T70,T42 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T23 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T21,T70,T42 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T5,T23 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5197413 |
0 |
0 |
T1 |
1682720 |
1218 |
0 |
0 |
T2 |
9808 |
0 |
0 |
0 |
T3 |
26776 |
0 |
0 |
0 |
T4 |
4642128 |
17266 |
0 |
0 |
T5 |
1613568 |
1400 |
0 |
0 |
T6 |
0 |
172 |
0 |
0 |
T7 |
0 |
10 |
0 |
0 |
T11 |
10152 |
0 |
0 |
0 |
T14 |
28064 |
0 |
0 |
0 |
T18 |
7701840 |
0 |
0 |
0 |
T19 |
9432 |
0 |
0 |
0 |
T20 |
12328 |
0 |
0 |
0 |
T21 |
0 |
6 |
0 |
0 |
T22 |
0 |
71 |
0 |
0 |
T23 |
0 |
92 |
0 |
0 |
T26 |
0 |
38 |
0 |
0 |
T31 |
0 |
512 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
19997 |
0 |
0 |
T46 |
0 |
8109 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5197402 |
0 |
0 |
T1 |
1682720 |
1218 |
0 |
0 |
T2 |
9808 |
0 |
0 |
0 |
T3 |
26776 |
0 |
0 |
0 |
T4 |
4642128 |
17266 |
0 |
0 |
T5 |
1613568 |
1400 |
0 |
0 |
T6 |
0 |
172 |
0 |
0 |
T7 |
0 |
10 |
0 |
0 |
T11 |
10152 |
0 |
0 |
0 |
T14 |
28064 |
0 |
0 |
0 |
T18 |
7701840 |
0 |
0 |
0 |
T19 |
9432 |
0 |
0 |
0 |
T20 |
12328 |
0 |
0 |
0 |
T21 |
0 |
6 |
0 |
0 |
T22 |
0 |
71 |
0 |
0 |
T23 |
0 |
92 |
0 |
0 |
T26 |
0 |
38 |
0 |
0 |
T31 |
0 |
512 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
19997 |
0 |
0 |
T46 |
0 |
8109 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T70,T42,T76 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T23 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T70,T42,T76 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T5,T23 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
625334 |
0 |
0 |
T1 |
210340 |
136 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
2360 |
0 |
0 |
T5 |
201696 |
350 |
0 |
0 |
T6 |
0 |
18 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T22 |
0 |
15 |
0 |
0 |
T23 |
0 |
18 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T31 |
0 |
128 |
0 |
0 |
T41 |
0 |
2661 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
625333 |
0 |
0 |
T1 |
210340 |
136 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
2360 |
0 |
0 |
T5 |
201696 |
350 |
0 |
0 |
T6 |
0 |
18 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T22 |
0 |
15 |
0 |
0 |
T23 |
0 |
18 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T31 |
0 |
128 |
0 |
0 |
T41 |
0 |
2661 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T70,T42,T76 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T23 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T70,T42,T76 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T5,T23 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
625345 |
0 |
0 |
T1 |
210340 |
136 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
2363 |
0 |
0 |
T5 |
201696 |
350 |
0 |
0 |
T6 |
0 |
18 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T22 |
0 |
15 |
0 |
0 |
T23 |
0 |
15 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T31 |
0 |
128 |
0 |
0 |
T41 |
0 |
2667 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
625342 |
0 |
0 |
T1 |
210340 |
136 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
2363 |
0 |
0 |
T5 |
201696 |
350 |
0 |
0 |
T6 |
0 |
18 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T22 |
0 |
15 |
0 |
0 |
T23 |
0 |
15 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T31 |
0 |
128 |
0 |
0 |
T41 |
0 |
2667 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T70,T42,T76 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T23 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T70,T42,T76 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T5,T23 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
625155 |
0 |
0 |
T1 |
210340 |
135 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
2357 |
0 |
0 |
T5 |
201696 |
350 |
0 |
0 |
T6 |
0 |
17 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T22 |
0 |
15 |
0 |
0 |
T23 |
0 |
15 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T31 |
0 |
128 |
0 |
0 |
T41 |
0 |
2659 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
625154 |
0 |
0 |
T1 |
210340 |
135 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
2357 |
0 |
0 |
T5 |
201696 |
350 |
0 |
0 |
T6 |
0 |
17 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T22 |
0 |
15 |
0 |
0 |
T23 |
0 |
15 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T31 |
0 |
128 |
0 |
0 |
T41 |
0 |
2659 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T70,T42,T77 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T5,T23 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T70,T42,T77 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T5,T23 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
624668 |
0 |
0 |
T1 |
210340 |
127 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
2358 |
0 |
0 |
T5 |
201696 |
350 |
0 |
0 |
T6 |
0 |
16 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T22 |
0 |
13 |
0 |
0 |
T23 |
0 |
15 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T31 |
0 |
128 |
0 |
0 |
T41 |
0 |
2650 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
624668 |
0 |
0 |
T1 |
210340 |
127 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
2358 |
0 |
0 |
T5 |
201696 |
350 |
0 |
0 |
T6 |
0 |
16 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T22 |
0 |
13 |
0 |
0 |
T23 |
0 |
15 |
0 |
0 |
T26 |
0 |
8 |
0 |
0 |
T31 |
0 |
128 |
0 |
0 |
T41 |
0 |
2650 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T23 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T21,T78,T79 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T23 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T70 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T23 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T23 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T21,T78,T79 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T6,T70 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T23 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T23 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
674425 |
0 |
0 |
T1 |
210340 |
175 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
1955 |
0 |
0 |
T5 |
201696 |
0 |
0 |
0 |
T6 |
0 |
26 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
0 |
8 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
2339 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
674425 |
0 |
0 |
T1 |
210340 |
175 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
1955 |
0 |
0 |
T5 |
201696 |
0 |
0 |
0 |
T6 |
0 |
26 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
0 |
8 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
2339 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T23 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T21,T79,T80 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T23 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T70 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T23 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T23 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T21,T79,T80 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T6,T70 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T23 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T23 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
674399 |
0 |
0 |
T1 |
210340 |
175 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
1958 |
0 |
0 |
T5 |
201696 |
0 |
0 |
0 |
T6 |
0 |
26 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T41 |
0 |
2341 |
0 |
0 |
T46 |
0 |
2710 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
674396 |
0 |
0 |
T1 |
210340 |
175 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
1958 |
0 |
0 |
T5 |
201696 |
0 |
0 |
0 |
T6 |
0 |
26 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T41 |
0 |
2341 |
0 |
0 |
T46 |
0 |
2710 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T23 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T21,T79,T80 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T23 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T70 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T23 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T23 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T21,T79,T80 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T6,T70 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T23 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T23 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
674297 |
0 |
0 |
T1 |
210340 |
175 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
1958 |
0 |
0 |
T5 |
201696 |
0 |
0 |
0 |
T6 |
0 |
26 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T41 |
0 |
2335 |
0 |
0 |
T46 |
0 |
2702 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
674295 |
0 |
0 |
T1 |
210340 |
175 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
1958 |
0 |
0 |
T5 |
201696 |
0 |
0 |
0 |
T6 |
0 |
26 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T41 |
0 |
2335 |
0 |
0 |
T46 |
0 |
2702 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T23 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T21,T79,T80 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T23 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T70 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T23 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T23 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T21,T79,T80 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T6,T70 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T4,T23 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T4,T23 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
673790 |
0 |
0 |
T1 |
210340 |
159 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
1957 |
0 |
0 |
T5 |
201696 |
0 |
0 |
0 |
T6 |
0 |
25 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T41 |
0 |
2345 |
0 |
0 |
T46 |
0 |
2697 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
390020584 |
673789 |
0 |
0 |
T1 |
210340 |
159 |
0 |
0 |
T2 |
1226 |
0 |
0 |
0 |
T3 |
3347 |
0 |
0 |
0 |
T4 |
580266 |
1957 |
0 |
0 |
T5 |
201696 |
0 |
0 |
0 |
T6 |
0 |
25 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T11 |
1269 |
0 |
0 |
0 |
T14 |
3508 |
0 |
0 |
0 |
T18 |
962730 |
0 |
0 |
0 |
T19 |
1179 |
0 |
0 |
0 |
T20 |
1541 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
7 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T41 |
0 |
2345 |
0 |
0 |
T46 |
0 |
2697 |
0 |
0 |