Line Coverage for Module : 
flash_phy_erase
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 39 | 3 | 3 | 100.00 | 
| ALWAYS | 47 | 17 | 17 | 100.00 | 
| CONT_ASSIGN | 83 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_erase.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_erase.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 62 | 
1 | 
1 | 
| 64 | 
1 | 
1 | 
| 65 | 
1 | 
1 | 
| 66 | 
1 | 
1 | 
| 67 | 
1 | 
1 | 
| 68 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 73 | 
1 | 
1 | 
| 74 | 
1 | 
1 | 
| 75 | 
1 | 
1 | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
| 83 | 
1 | 
1 | 
| 84 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Cond Coverage for Module : 
flash_phy_erase
 | Total | Covered | Percent | 
| Conditions | 18 | 16 | 88.89 | 
| Logical | 18 | 16 | 88.89 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       56
 EXPRESSION ((pg_erase_req_o || bk_erase_req_o) && ack_i)
             -----------------1----------------    --2--
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T11,T23 | 
 LINE       56
 SUB-EXPRESSION (pg_erase_req_o || bk_erase_req_o)
                 -------1------    -------2------
| -1- | -2- | Status | Tests | 
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T23,T24,T25 | 
| 1 | 0 | Covered | T3,T11,T23 | 
 LINE       64
 EXPRESSION (suspend_req_i && ack_i)
             ------1------    --2--
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T11,T23 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T57,T58,T59 | 
 LINE       83
 EXPRESSION (pg_erase_req_i & req_valid)
             -------1------   ----2----
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T3,T11,T23 | 
| 1 | 1 | Covered | T3,T11,T23 | 
 LINE       84
 EXPRESSION (bk_erase_req_i & req_valid)
             -------1------   ----2----
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T23,T24,T25 | 
| 1 | 1 | Covered | T23,T24,T25 | 
 LINE       85
 EXPRESSION (suspend_req_i & suspend_valid)
             ------1------   ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T11,T23 | 
| 1 | 0 | Covered | T57,T58,T59 | 
| 1 | 1 | Covered | T57,T58,T59 | 
FSM Coverage for Module : 
flash_phy_erase
Summary for FSM :: state_q
 | Total | Covered | Percent |  | 
| States | 
3 | 
3 | 
100.00 | 
(Not included in score) | 
| Transitions | 
4 | 
4 | 
100.00 | 
 | 
| Sequences | 
0 | 
0 | 
 | 
 | 
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests | 
| StEraseBusy | 
57 | 
Covered | 
T3,T11,T23 | 
| StEraseIdle | 
68 | 
Covered | 
T1,T2,T3 | 
| StEraseSuspend | 
65 | 
Covered | 
T57,T58,T59 | 
| transitions | Line No. | Covered | Tests | 
| StEraseBusy->StEraseIdle | 
68 | 
Covered | 
T3,T11,T23 | 
| StEraseBusy->StEraseSuspend | 
65 | 
Covered | 
T57,T58,T59 | 
| StEraseIdle->StEraseBusy | 
57 | 
Covered | 
T3,T11,T23 | 
| StEraseSuspend->StEraseIdle | 
75 | 
Covered | 
T57,T58,T59 | 
Branch Coverage for Module : 
flash_phy_erase
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
10 | 
8 | 
80.00  | 
| IF | 
39 | 
2 | 
2 | 
100.00 | 
| CASE | 
52 | 
8 | 
6 | 
75.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_erase.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_erase.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	39	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	52	case (state_q)
-2-:	56	if (((pg_erase_req_o || bk_erase_req_o) && ack_i))
-3-:	64	if ((suspend_req_i && ack_i))
-4-:	66	if (done_i)
-5-:	73	if (done_i)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| StEraseIdle  | 
1 | 
- | 
- | 
- | 
Covered | 
T3,T11,T23 | 
| StEraseIdle  | 
0 | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StEraseBusy  | 
- | 
1 | 
- | 
- | 
Covered | 
T57,T58,T59 | 
| StEraseBusy  | 
- | 
0 | 
1 | 
- | 
Covered | 
T3,T11,T23 | 
| StEraseBusy  | 
- | 
0 | 
0 | 
- | 
Covered | 
T3,T11,T23 | 
| StEraseSuspend  | 
- | 
- | 
- | 
1 | 
Covered | 
T57,T58,T59 | 
| StEraseSuspend  | 
- | 
- | 
- | 
0 | 
Not Covered | 
 | 
| default | 
- | 
- | 
- | 
- | 
Not Covered | 
 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_erase
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 39 | 3 | 3 | 100.00 | 
| ALWAYS | 47 | 17 | 17 | 100.00 | 
| CONT_ASSIGN | 83 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_erase.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_erase.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 62 | 
1 | 
1 | 
| 64 | 
1 | 
1 | 
| 65 | 
1 | 
1 | 
| 66 | 
1 | 
1 | 
| 67 | 
1 | 
1 | 
| 68 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 73 | 
1 | 
1 | 
| 74 | 
1 | 
1 | 
| 75 | 
1 | 
1 | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
| 83 | 
1 | 
1 | 
| 84 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_erase
 | Total | Covered | Percent | 
| Conditions | 18 | 16 | 88.89 | 
| Logical | 18 | 16 | 88.89 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       56
 EXPRESSION ((pg_erase_req_o || bk_erase_req_o) && ack_i)
             -----------------1----------------    --2--
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T11,T23,T24 | 
 LINE       56
 SUB-EXPRESSION (pg_erase_req_o || bk_erase_req_o)
                 -------1------    -------2------
| -1- | -2- | Status | Tests | 
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T23,T24,T25 | 
| 1 | 0 | Covered | T11,T23,T24 | 
 LINE       64
 EXPRESSION (suspend_req_i && ack_i)
             ------1------    --2--
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T11,T23,T24 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T58,T59,T60 | 
 LINE       83
 EXPRESSION (pg_erase_req_i & req_valid)
             -------1------   ----2----
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T11,T23,T24 | 
| 1 | 1 | Covered | T11,T23,T24 | 
 LINE       84
 EXPRESSION (bk_erase_req_i & req_valid)
             -------1------   ----2----
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T23,T24,T25 | 
| 1 | 1 | Covered | T23,T24,T25 | 
 LINE       85
 EXPRESSION (suspend_req_i & suspend_valid)
             ------1------   ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T11,T23,T24 | 
| 1 | 0 | Covered | T57,T58,T59 | 
| 1 | 1 | Covered | T58,T59,T60 | 
FSM Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_erase
Summary for FSM :: state_q
 | Total | Covered | Percent |  | 
| States | 
3 | 
3 | 
100.00 | 
(Not included in score) | 
| Transitions | 
4 | 
4 | 
100.00 | 
 | 
| Sequences | 
0 | 
0 | 
 | 
 | 
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests | 
| StEraseBusy | 
57 | 
Covered | 
T11,T23,T24 | 
| StEraseIdle | 
68 | 
Covered | 
T1,T2,T3 | 
| StEraseSuspend | 
65 | 
Covered | 
T58,T59,T60 | 
| transitions | Line No. | Covered | Tests | 
| StEraseBusy->StEraseIdle | 
68 | 
Covered | 
T11,T23,T24 | 
| StEraseBusy->StEraseSuspend | 
65 | 
Covered | 
T58,T59,T60 | 
| StEraseIdle->StEraseBusy | 
57 | 
Covered | 
T11,T23,T24 | 
| StEraseSuspend->StEraseIdle | 
75 | 
Covered | 
T58,T59,T60 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_erase
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
10 | 
8 | 
80.00  | 
| IF | 
39 | 
2 | 
2 | 
100.00 | 
| CASE | 
52 | 
8 | 
6 | 
75.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_erase.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_erase.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	39	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	52	case (state_q)
-2-:	56	if (((pg_erase_req_o || bk_erase_req_o) && ack_i))
-3-:	64	if ((suspend_req_i && ack_i))
-4-:	66	if (done_i)
-5-:	73	if (done_i)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| StEraseIdle  | 
1 | 
- | 
- | 
- | 
Covered | 
T11,T23,T24 | 
| StEraseIdle  | 
0 | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StEraseBusy  | 
- | 
1 | 
- | 
- | 
Covered | 
T58,T59,T60 | 
| StEraseBusy  | 
- | 
0 | 
1 | 
- | 
Covered | 
T11,T23,T24 | 
| StEraseBusy  | 
- | 
0 | 
0 | 
- | 
Covered | 
T11,T23,T24 | 
| StEraseSuspend  | 
- | 
- | 
- | 
1 | 
Covered | 
T58,T59,T60 | 
| StEraseSuspend  | 
- | 
- | 
- | 
0 | 
Not Covered | 
 | 
| default | 
- | 
- | 
- | 
- | 
Not Covered | 
 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_erase
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 39 | 3 | 3 | 100.00 | 
| ALWAYS | 47 | 17 | 17 | 100.00 | 
| CONT_ASSIGN | 83 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_erase.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_erase.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 62 | 
1 | 
1 | 
| 64 | 
1 | 
1 | 
| 65 | 
1 | 
1 | 
| 66 | 
1 | 
1 | 
| 67 | 
1 | 
1 | 
| 68 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 73 | 
1 | 
1 | 
| 74 | 
1 | 
1 | 
| 75 | 
1 | 
1 | 
 | 
 | 
 | 
==>  MISSING_ELSE | 
| 83 | 
1 | 
1 | 
| 84 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_erase
 | Total | Covered | Percent | 
| Conditions | 18 | 16 | 88.89 | 
| Logical | 18 | 16 | 88.89 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       56
 EXPRESSION ((pg_erase_req_o || bk_erase_req_o) && ack_i)
             -----------------1----------------    --2--
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T3,T11,T23 | 
 LINE       56
 SUB-EXPRESSION (pg_erase_req_o || bk_erase_req_o)
                 -------1------    -------2------
| -1- | -2- | Status | Tests | 
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T23,T24,T25 | 
| 1 | 0 | Covered | T3,T11,T23 | 
 LINE       64
 EXPRESSION (suspend_req_i && ack_i)
             ------1------    --2--
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T11,T23 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T57,T58,T59 | 
 LINE       83
 EXPRESSION (pg_erase_req_i & req_valid)
             -------1------   ----2----
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T3,T11,T23 | 
| 1 | 1 | Covered | T3,T11,T23 | 
 LINE       84
 EXPRESSION (bk_erase_req_i & req_valid)
             -------1------   ----2----
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T23,T24,T25 | 
| 1 | 1 | Covered | T23,T24,T25 | 
 LINE       85
 EXPRESSION (suspend_req_i & suspend_valid)
             ------1------   ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T3,T11,T23 | 
| 1 | 0 | Covered | T57,T58,T59 | 
| 1 | 1 | Covered | T57,T58,T59 | 
FSM Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_erase
Summary for FSM :: state_q
 | Total | Covered | Percent |  | 
| States | 
3 | 
3 | 
100.00 | 
(Not included in score) | 
| Transitions | 
4 | 
4 | 
100.00 | 
 | 
| Sequences | 
0 | 
0 | 
 | 
 | 
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests | 
| StEraseBusy | 
57 | 
Covered | 
T3,T11,T23 | 
| StEraseIdle | 
68 | 
Covered | 
T1,T2,T3 | 
| StEraseSuspend | 
65 | 
Covered | 
T57,T58,T59 | 
| transitions | Line No. | Covered | Tests | 
| StEraseBusy->StEraseIdle | 
68 | 
Covered | 
T3,T11,T23 | 
| StEraseBusy->StEraseSuspend | 
65 | 
Covered | 
T57,T58,T59 | 
| StEraseIdle->StEraseBusy | 
57 | 
Covered | 
T3,T11,T23 | 
| StEraseSuspend->StEraseIdle | 
75 | 
Covered | 
T57,T58,T59 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_erase
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
10 | 
8 | 
80.00  | 
| IF | 
39 | 
2 | 
2 | 
100.00 | 
| CASE | 
52 | 
8 | 
6 | 
75.00  | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_erase.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_erase.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	39	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	52	case (state_q)
-2-:	56	if (((pg_erase_req_o || bk_erase_req_o) && ack_i))
-3-:	64	if ((suspend_req_i && ack_i))
-4-:	66	if (done_i)
-5-:	73	if (done_i)
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| StEraseIdle  | 
1 | 
- | 
- | 
- | 
Covered | 
T3,T11,T23 | 
| StEraseIdle  | 
0 | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| StEraseBusy  | 
- | 
1 | 
- | 
- | 
Covered | 
T57,T58,T59 | 
| StEraseBusy  | 
- | 
0 | 
1 | 
- | 
Covered | 
T3,T11,T23 | 
| StEraseBusy  | 
- | 
0 | 
0 | 
- | 
Covered | 
T3,T11,T23 | 
| StEraseSuspend  | 
- | 
- | 
- | 
1 | 
Covered | 
T57,T58,T59 | 
| StEraseSuspend  | 
- | 
- | 
- | 
0 | 
Not Covered | 
 | 
| default | 
- | 
- | 
- | 
- | 
Not Covered | 
 |