Line Coverage for Module : 
flash_phy_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 48 | 7 | 7 | 100.00 | 
| CONT_ASSIGN | 61 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 66 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 71 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
| ALWAYS | 76 | 6 | 6 | 100.00 | 
| ALWAYS | 90 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
| ALWAYS | 116 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 61 | 
1 | 
1 | 
| 62 | 
1 | 
1 | 
| 65 | 
1 | 
1 | 
| 66 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 76 | 
1 | 
1 | 
| 77 | 
1 | 
1 | 
| 79 | 
1 | 
1 | 
| 80 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 82 | 
1 | 
1 | 
| 83 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 90 | 
1 | 
1 | 
| 91 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
| 116 | 
 | 
unreachable | 
| 117 | 
 | 
unreachable | 
| 118 | 
 | 
unreachable | 
Cond Coverage for Module : 
flash_phy_rd_buf_dep
 | Total | Covered | Percent | 
| Conditions | 22 | 19 | 86.36 | 
| Logical | 22 | 19 | 86.36 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
             --1-   ----2----   -----------------------3----------------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       66
 EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
             --1-   ----2----   ----------3---------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       71
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
                 ----1---    ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       72
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
                 ------1------    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Module : 
flash_phy_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
13 | 
13 | 
100.00 | 
| TERNARY | 
71 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
72 | 
2 | 
2 | 
100.00 | 
| IF | 
51 | 
2 | 
2 | 
100.00 | 
| IF | 
54 | 
2 | 
2 | 
100.00 | 
| IF | 
76 | 
5 | 
5 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	71	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	72	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	51	if (wr_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	54	if (rd_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	76	if ((!rst_ni))
-2-:	79	if (fin_cnt_incr)
-3-:	82	if (fin_cnt_decr)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
- | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
flash_phy_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
772207962 | 
6730114 | 
0 | 
0 | 
| T1 | 
7548 | 
174 | 
0 | 
0 | 
| T2 | 
103840 | 
22192 | 
0 | 
0 | 
| T3 | 
1990 | 
11 | 
0 | 
0 | 
| T4 | 
121186 | 
23830 | 
0 | 
0 | 
| T5 | 
0 | 
512 | 
0 | 
0 | 
| T15 | 
1162680 | 
17006 | 
0 | 
0 | 
| T16 | 
238542 | 
42554 | 
0 | 
0 | 
| T17 | 
3226 | 
40 | 
0 | 
0 | 
| T18 | 
309084 | 
0 | 
0 | 
0 | 
| T19 | 
21410 | 
0 | 
0 | 
0 | 
| T20 | 
2732 | 
53 | 
0 | 
0 | 
| T25 | 
0 | 
5 | 
0 | 
0 | 
| T53 | 
0 | 
225 | 
0 | 
0 | 
BufferDepRsp_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
772207962 | 
770651850 | 
0 | 
0 | 
| T1 | 
7548 | 
7436 | 
0 | 
0 | 
| T2 | 
103840 | 
103692 | 
0 | 
0 | 
| T3 | 
1990 | 
1884 | 
0 | 
0 | 
| T4 | 
121186 | 
120998 | 
0 | 
0 | 
| T15 | 
1162680 | 
1162414 | 
0 | 
0 | 
| T16 | 
238542 | 
238510 | 
0 | 
0 | 
| T17 | 
3226 | 
2856 | 
0 | 
0 | 
| T18 | 
309084 | 
308934 | 
0 | 
0 | 
| T19 | 
21410 | 
21282 | 
0 | 
0 | 
| T20 | 
2732 | 
2432 | 
0 | 
0 | 
BufferIncrOverFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
772207962 | 
6730124 | 
0 | 
0 | 
| T1 | 
7548 | 
174 | 
0 | 
0 | 
| T2 | 
103840 | 
22192 | 
0 | 
0 | 
| T3 | 
1990 | 
11 | 
0 | 
0 | 
| T4 | 
121186 | 
23830 | 
0 | 
0 | 
| T5 | 
0 | 
512 | 
0 | 
0 | 
| T15 | 
1162680 | 
17006 | 
0 | 
0 | 
| T16 | 
238542 | 
42554 | 
0 | 
0 | 
| T17 | 
3226 | 
40 | 
0 | 
0 | 
| T18 | 
309084 | 
0 | 
0 | 
0 | 
| T19 | 
21410 | 
0 | 
0 | 
0 | 
| T20 | 
2732 | 
53 | 
0 | 
0 | 
| T25 | 
0 | 
5 | 
0 | 
0 | 
| T53 | 
0 | 
225 | 
0 | 
0 | 
DepBufferRspOrder_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
772207964 | 
16626751 | 
0 | 
0 | 
| T1 | 
7548 | 
206 | 
0 | 
0 | 
| T2 | 
103840 | 
22224 | 
0 | 
0 | 
| T3 | 
1990 | 
43 | 
0 | 
0 | 
| T4 | 
121186 | 
23862 | 
0 | 
0 | 
| T15 | 
1162680 | 
17042 | 
0 | 
0 | 
| T16 | 
238542 | 
42589 | 
0 | 
0 | 
| T17 | 
3226 | 
104 | 
0 | 
0 | 
| T18 | 
309084 | 
32 | 
0 | 
0 | 
| T19 | 
21410 | 
32 | 
0 | 
0 | 
| T20 | 
2732 | 
117 | 
0 | 
0 | 
| T25 | 
0 | 
5 | 
0 | 
0 | 
| T53 | 
0 | 
118 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 48 | 7 | 7 | 100.00 | 
| CONT_ASSIGN | 61 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 66 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 71 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
| ALWAYS | 76 | 6 | 6 | 100.00 | 
| ALWAYS | 90 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
| ALWAYS | 116 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 61 | 
1 | 
1 | 
| 62 | 
1 | 
1 | 
| 65 | 
1 | 
1 | 
| 66 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 76 | 
1 | 
1 | 
| 77 | 
1 | 
1 | 
| 79 | 
1 | 
1 | 
| 80 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 82 | 
1 | 
1 | 
| 83 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 90 | 
1 | 
1 | 
| 91 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
| 116 | 
 | 
unreachable | 
| 117 | 
 | 
unreachable | 
| 118 | 
 | 
unreachable | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
 | Total | Covered | Percent | 
| Conditions | 22 | 19 | 86.36 | 
| Logical | 22 | 19 | 86.36 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
             --1-   ----2----   -----------------------3----------------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       66
 EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
             --1-   ----2----   ----------3---------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       71
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
                 ----1---    ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T2,T57,T24 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       72
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
                 ------1------    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T2,T57,T24 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
13 | 
13 | 
100.00 | 
| TERNARY | 
71 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
72 | 
2 | 
2 | 
100.00 | 
| IF | 
51 | 
2 | 
2 | 
100.00 | 
| IF | 
54 | 
2 | 
2 | 
100.00 | 
| IF | 
76 | 
5 | 
5 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	71	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	72	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	51	if (wr_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	54	if (rd_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	76	if ((!rst_ni))
-2-:	79	if (fin_cnt_incr)
-3-:	82	if (fin_cnt_decr)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
- | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
386103981 | 
3170429 | 
0 | 
0 | 
| T1 | 
3774 | 
72 | 
0 | 
0 | 
| T2 | 
51920 | 
12227 | 
0 | 
0 | 
| T3 | 
995 | 
4 | 
0 | 
0 | 
| T4 | 
60593 | 
12770 | 
0 | 
0 | 
| T5 | 
0 | 
512 | 
0 | 
0 | 
| T15 | 
581340 | 
8259 | 
0 | 
0 | 
| T16 | 
119271 | 
22245 | 
0 | 
0 | 
| T17 | 
1613 | 
27 | 
0 | 
0 | 
| T18 | 
154542 | 
0 | 
0 | 
0 | 
| T19 | 
10705 | 
0 | 
0 | 
0 | 
| T20 | 
1366 | 
37 | 
0 | 
0 | 
| T53 | 
0 | 
107 | 
0 | 
0 | 
BufferDepRsp_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
386103981 | 
385325925 | 
0 | 
0 | 
| T1 | 
3774 | 
3718 | 
0 | 
0 | 
| T2 | 
51920 | 
51846 | 
0 | 
0 | 
| T3 | 
995 | 
942 | 
0 | 
0 | 
| T4 | 
60593 | 
60499 | 
0 | 
0 | 
| T15 | 
581340 | 
581207 | 
0 | 
0 | 
| T16 | 
119271 | 
119255 | 
0 | 
0 | 
| T17 | 
1613 | 
1428 | 
0 | 
0 | 
| T18 | 
154542 | 
154467 | 
0 | 
0 | 
| T19 | 
10705 | 
10641 | 
0 | 
0 | 
| T20 | 
1366 | 
1216 | 
0 | 
0 | 
BufferIncrOverFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
386103981 | 
3170434 | 
0 | 
0 | 
| T1 | 
3774 | 
72 | 
0 | 
0 | 
| T2 | 
51920 | 
12227 | 
0 | 
0 | 
| T3 | 
995 | 
4 | 
0 | 
0 | 
| T4 | 
60593 | 
12770 | 
0 | 
0 | 
| T5 | 
0 | 
512 | 
0 | 
0 | 
| T15 | 
581340 | 
8259 | 
0 | 
0 | 
| T16 | 
119271 | 
22245 | 
0 | 
0 | 
| T17 | 
1613 | 
27 | 
0 | 
0 | 
| T18 | 
154542 | 
0 | 
0 | 
0 | 
| T19 | 
10705 | 
0 | 
0 | 
0 | 
| T20 | 
1366 | 
37 | 
0 | 
0 | 
| T53 | 
0 | 
107 | 
0 | 
0 | 
DepBufferRspOrder_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
386103982 | 
8549676 | 
0 | 
0 | 
| T1 | 
3774 | 
104 | 
0 | 
0 | 
| T2 | 
51920 | 
12259 | 
0 | 
0 | 
| T3 | 
995 | 
36 | 
0 | 
0 | 
| T4 | 
60593 | 
12802 | 
0 | 
0 | 
| T15 | 
581340 | 
8295 | 
0 | 
0 | 
| T16 | 
119271 | 
22280 | 
0 | 
0 | 
| T17 | 
1613 | 
91 | 
0 | 
0 | 
| T18 | 
154542 | 
32 | 
0 | 
0 | 
| T19 | 
10705 | 
32 | 
0 | 
0 | 
| T20 | 
1366 | 
101 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 48 | 7 | 7 | 100.00 | 
| CONT_ASSIGN | 61 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 62 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 66 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 71 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 72 | 1 | 1 | 100.00 | 
| ALWAYS | 76 | 6 | 6 | 100.00 | 
| ALWAYS | 90 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 | 
| ALWAYS | 116 | 0 | 0 |  | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 61 | 
1 | 
1 | 
| 62 | 
1 | 
1 | 
| 65 | 
1 | 
1 | 
| 66 | 
1 | 
1 | 
| 71 | 
1 | 
1 | 
| 72 | 
1 | 
1 | 
| 76 | 
1 | 
1 | 
| 77 | 
1 | 
1 | 
| 79 | 
1 | 
1 | 
| 80 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 82 | 
1 | 
1 | 
| 83 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
| 90 | 
1 | 
1 | 
| 91 | 
1 | 
1 | 
| 92 | 
1 | 
1 | 
| 97 | 
1 | 
1 | 
| 116 | 
 | 
unreachable | 
| 117 | 
 | 
unreachable | 
| 118 | 
 | 
unreachable | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
 | Total | Covered | Percent | 
| Conditions | 22 | 19 | 86.36 | 
| Logical | 22 | 19 | 86.36 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       65
 EXPRESSION (en_i & fifo_wr_i & (curr_incr_cnt < flash_phy_pkg::RspOrderDepth))
             --1-   ----2----   -----------------------3----------------------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Covered | T11,T67,T104 | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       66
 EXPRESSION (en_i & fifo_rd_i & (curr_decr_cnt > '0))
             --1-   ----2----   ----------3---------
| -1- | -2- | -3- | Status | Tests | 
| 0 | 1 | 1 | Not Covered |  | 
| 1 | 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 1 | 0 | Not Covered |  | 
| 1 | 1 | 1 | Covered | T1,T2,T3 | 
 LINE       71
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (cnt_incr && ((!cnt_decr))) : cnt_incr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       71
 SUB-EXPRESSION (cnt_incr && ((!cnt_decr)))
                 ----1---    ------2------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Covered | T1,T3,T155 | 
| 1 | 1 | Covered | T1,T2,T3 | 
 LINE       72
 EXPRESSION ((incr_buf_sel == decr_buf_sel) ? (((!cnt_incr)) && cnt_decr) : cnt_decr)
             ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (incr_buf_sel == decr_buf_sel)
                ---------------1--------------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T2,T3 | 
 LINE       72
 SUB-EXPRESSION (((!cnt_incr)) && cnt_decr)
                 ------1------    ----2---
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T155 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
13 | 
13 | 
100.00 | 
| TERNARY | 
71 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
72 | 
2 | 
2 | 
100.00 | 
| IF | 
51 | 
2 | 
2 | 
100.00 | 
| IF | 
54 | 
2 | 
2 | 
100.00 | 
| IF | 
76 | 
5 | 
5 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buf_dep.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	71	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	72	((incr_buf_sel == decr_buf_sel)) ? 
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	51	if (wr_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	54	if (rd_buf_i[i])
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
	LineNo.	Expression
-1-:	76	if ((!rst_ni))
-2-:	79	if (fin_cnt_incr)
-3-:	82	if (fin_cnt_decr)
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
0 | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
- | 
1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
- | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.u_rd_buf_dep
Assertion Details
BufferDecrUnderRun_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
386103981 | 
3559685 | 
0 | 
0 | 
| T1 | 
3774 | 
102 | 
0 | 
0 | 
| T2 | 
51920 | 
9965 | 
0 | 
0 | 
| T3 | 
995 | 
7 | 
0 | 
0 | 
| T4 | 
60593 | 
11060 | 
0 | 
0 | 
| T15 | 
581340 | 
8747 | 
0 | 
0 | 
| T16 | 
119271 | 
20309 | 
0 | 
0 | 
| T17 | 
1613 | 
13 | 
0 | 
0 | 
| T18 | 
154542 | 
0 | 
0 | 
0 | 
| T19 | 
10705 | 
0 | 
0 | 
0 | 
| T20 | 
1366 | 
16 | 
0 | 
0 | 
| T25 | 
0 | 
5 | 
0 | 
0 | 
| T53 | 
0 | 
118 | 
0 | 
0 | 
BufferDepRsp_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
386103981 | 
385325925 | 
0 | 
0 | 
| T1 | 
3774 | 
3718 | 
0 | 
0 | 
| T2 | 
51920 | 
51846 | 
0 | 
0 | 
| T3 | 
995 | 
942 | 
0 | 
0 | 
| T4 | 
60593 | 
60499 | 
0 | 
0 | 
| T15 | 
581340 | 
581207 | 
0 | 
0 | 
| T16 | 
119271 | 
119255 | 
0 | 
0 | 
| T17 | 
1613 | 
1428 | 
0 | 
0 | 
| T18 | 
154542 | 
154467 | 
0 | 
0 | 
| T19 | 
10705 | 
10641 | 
0 | 
0 | 
| T20 | 
1366 | 
1216 | 
0 | 
0 | 
BufferIncrOverFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
386103981 | 
3559690 | 
0 | 
0 | 
| T1 | 
3774 | 
102 | 
0 | 
0 | 
| T2 | 
51920 | 
9965 | 
0 | 
0 | 
| T3 | 
995 | 
7 | 
0 | 
0 | 
| T4 | 
60593 | 
11060 | 
0 | 
0 | 
| T15 | 
581340 | 
8747 | 
0 | 
0 | 
| T16 | 
119271 | 
20309 | 
0 | 
0 | 
| T17 | 
1613 | 
13 | 
0 | 
0 | 
| T18 | 
154542 | 
0 | 
0 | 
0 | 
| T19 | 
10705 | 
0 | 
0 | 
0 | 
| T20 | 
1366 | 
16 | 
0 | 
0 | 
| T25 | 
0 | 
5 | 
0 | 
0 | 
| T53 | 
0 | 
118 | 
0 | 
0 | 
DepBufferRspOrder_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
386103982 | 
8077075 | 
0 | 
0 | 
| T1 | 
3774 | 
102 | 
0 | 
0 | 
| T2 | 
51920 | 
9965 | 
0 | 
0 | 
| T3 | 
995 | 
7 | 
0 | 
0 | 
| T4 | 
60593 | 
11060 | 
0 | 
0 | 
| T15 | 
581340 | 
8747 | 
0 | 
0 | 
| T16 | 
119271 | 
20309 | 
0 | 
0 | 
| T17 | 
1613 | 
13 | 
0 | 
0 | 
| T18 | 
154542 | 
0 | 
0 | 
0 | 
| T19 | 
10705 | 
0 | 
0 | 
0 | 
| T20 | 
1366 | 
16 | 
0 | 
0 | 
| T25 | 
0 | 
5 | 
0 | 
0 | 
| T53 | 
0 | 
118 | 
0 | 
0 |