Line Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Module : 
flash_phy_rd_buffers
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T71,T72,T73 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T16,T62 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T5 | 
Branch Coverage for Module : 
flash_phy_rd_buffers
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T71,T72,T73 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T5,T16,T62 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5264506 | 
0 | 
0 | 
| T1 | 
48424 | 
108 | 
0 | 
0 | 
| T2 | 
3209928 | 
0 | 
0 | 
0 | 
| T3 | 
1257104 | 
30366 | 
0 | 
0 | 
| T4 | 
1035696 | 
0 | 
0 | 
0 | 
| T5 | 
4707704 | 
386 | 
0 | 
0 | 
| T6 | 
588832 | 
21807 | 
0 | 
0 | 
| T10 | 
8880 | 
0 | 
0 | 
0 | 
| T11 | 
27888 | 
0 | 
0 | 
0 | 
| T13 | 
11184 | 
0 | 
0 | 
0 | 
| T14 | 
555656 | 
19923 | 
0 | 
0 | 
| T15 | 
0 | 
45978 | 
0 | 
0 | 
| T19 | 
0 | 
27106 | 
0 | 
0 | 
| T28 | 
0 | 
17915 | 
0 | 
0 | 
| T30 | 
0 | 
27 | 
0 | 
0 | 
| T50 | 
0 | 
29949 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
5264492 | 
0 | 
0 | 
| T1 | 
48424 | 
108 | 
0 | 
0 | 
| T2 | 
3209928 | 
0 | 
0 | 
0 | 
| T3 | 
1257104 | 
30366 | 
0 | 
0 | 
| T4 | 
1035696 | 
0 | 
0 | 
0 | 
| T5 | 
4707704 | 
386 | 
0 | 
0 | 
| T6 | 
588832 | 
21807 | 
0 | 
0 | 
| T10 | 
8880 | 
0 | 
0 | 
0 | 
| T11 | 
27888 | 
0 | 
0 | 
0 | 
| T13 | 
11184 | 
0 | 
0 | 
0 | 
| T14 | 
555656 | 
19923 | 
0 | 
0 | 
| T15 | 
0 | 
45978 | 
0 | 
0 | 
| T19 | 
0 | 
27106 | 
0 | 
0 | 
| T28 | 
0 | 
17915 | 
0 | 
0 | 
| T30 | 
0 | 
27 | 
0 | 
0 | 
| T50 | 
0 | 
29949 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T71,T72,T73 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T16,T36 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T71,T72,T73 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T5,T16,T36 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
399075656 | 
671725 | 
0 | 
0 | 
| T1 | 
6053 | 
18 | 
0 | 
0 | 
| T2 | 
401241 | 
0 | 
0 | 
0 | 
| T3 | 
157138 | 
3724 | 
0 | 
0 | 
| T4 | 
129462 | 
0 | 
0 | 
0 | 
| T5 | 
588463 | 
45 | 
0 | 
0 | 
| T6 | 
73604 | 
3374 | 
0 | 
0 | 
| T10 | 
1110 | 
0 | 
0 | 
0 | 
| T11 | 
3486 | 
0 | 
0 | 
0 | 
| T13 | 
1398 | 
0 | 
0 | 
0 | 
| T14 | 
69457 | 
2792 | 
0 | 
0 | 
| T15 | 
0 | 
5923 | 
0 | 
0 | 
| T19 | 
0 | 
3599 | 
0 | 
0 | 
| T28 | 
0 | 
2408 | 
0 | 
0 | 
| T30 | 
0 | 
2 | 
0 | 
0 | 
| T50 | 
0 | 
3914 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
399075656 | 
671724 | 
0 | 
0 | 
| T1 | 
6053 | 
18 | 
0 | 
0 | 
| T2 | 
401241 | 
0 | 
0 | 
0 | 
| T3 | 
157138 | 
3724 | 
0 | 
0 | 
| T4 | 
129462 | 
0 | 
0 | 
0 | 
| T5 | 
588463 | 
45 | 
0 | 
0 | 
| T6 | 
73604 | 
3374 | 
0 | 
0 | 
| T10 | 
1110 | 
0 | 
0 | 
0 | 
| T11 | 
3486 | 
0 | 
0 | 
0 | 
| T13 | 
1398 | 
0 | 
0 | 
0 | 
| T14 | 
69457 | 
2792 | 
0 | 
0 | 
| T15 | 
0 | 
5923 | 
0 | 
0 | 
| T19 | 
0 | 
3599 | 
0 | 
0 | 
| T28 | 
0 | 
2408 | 
0 | 
0 | 
| T30 | 
0 | 
2 | 
0 | 
0 | 
| T50 | 
0 | 
3914 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T71,T72,T73 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T16,T36 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T71,T72,T73 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T5,T16,T36 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
399075656 | 
671648 | 
0 | 
0 | 
| T1 | 
6053 | 
17 | 
0 | 
0 | 
| T2 | 
401241 | 
0 | 
0 | 
0 | 
| T3 | 
157138 | 
3729 | 
0 | 
0 | 
| T4 | 
129462 | 
0 | 
0 | 
0 | 
| T5 | 
588463 | 
45 | 
0 | 
0 | 
| T6 | 
73604 | 
3371 | 
0 | 
0 | 
| T10 | 
1110 | 
0 | 
0 | 
0 | 
| T11 | 
3486 | 
0 | 
0 | 
0 | 
| T13 | 
1398 | 
0 | 
0 | 
0 | 
| T14 | 
69457 | 
2791 | 
0 | 
0 | 
| T15 | 
0 | 
5929 | 
0 | 
0 | 
| T19 | 
0 | 
3594 | 
0 | 
0 | 
| T28 | 
0 | 
2410 | 
0 | 
0 | 
| T30 | 
0 | 
2 | 
0 | 
0 | 
| T50 | 
0 | 
3918 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
399075656 | 
671646 | 
0 | 
0 | 
| T1 | 
6053 | 
17 | 
0 | 
0 | 
| T2 | 
401241 | 
0 | 
0 | 
0 | 
| T3 | 
157138 | 
3729 | 
0 | 
0 | 
| T4 | 
129462 | 
0 | 
0 | 
0 | 
| T5 | 
588463 | 
45 | 
0 | 
0 | 
| T6 | 
73604 | 
3371 | 
0 | 
0 | 
| T10 | 
1110 | 
0 | 
0 | 
0 | 
| T11 | 
3486 | 
0 | 
0 | 
0 | 
| T13 | 
1398 | 
0 | 
0 | 
0 | 
| T14 | 
69457 | 
2791 | 
0 | 
0 | 
| T15 | 
0 | 
5929 | 
0 | 
0 | 
| T19 | 
0 | 
3594 | 
0 | 
0 | 
| T28 | 
0 | 
2410 | 
0 | 
0 | 
| T30 | 
0 | 
2 | 
0 | 
0 | 
| T50 | 
0 | 
3918 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T71,T72,T73 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T16,T36 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T71,T72,T73 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T5,T16,T36 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
399075656 | 
671739 | 
0 | 
0 | 
| T1 | 
6053 | 
17 | 
0 | 
0 | 
| T2 | 
401241 | 
0 | 
0 | 
0 | 
| T3 | 
157138 | 
3728 | 
0 | 
0 | 
| T4 | 
129462 | 
0 | 
0 | 
0 | 
| T5 | 
588463 | 
44 | 
0 | 
0 | 
| T6 | 
73604 | 
3366 | 
0 | 
0 | 
| T10 | 
1110 | 
0 | 
0 | 
0 | 
| T11 | 
3486 | 
0 | 
0 | 
0 | 
| T13 | 
1398 | 
0 | 
0 | 
0 | 
| T14 | 
69457 | 
2790 | 
0 | 
0 | 
| T15 | 
0 | 
5918 | 
0 | 
0 | 
| T19 | 
0 | 
3582 | 
0 | 
0 | 
| T28 | 
0 | 
2408 | 
0 | 
0 | 
| T30 | 
0 | 
1 | 
0 | 
0 | 
| T50 | 
0 | 
3905 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
399075656 | 
671736 | 
0 | 
0 | 
| T1 | 
6053 | 
17 | 
0 | 
0 | 
| T2 | 
401241 | 
0 | 
0 | 
0 | 
| T3 | 
157138 | 
3728 | 
0 | 
0 | 
| T4 | 
129462 | 
0 | 
0 | 
0 | 
| T5 | 
588463 | 
44 | 
0 | 
0 | 
| T6 | 
73604 | 
3366 | 
0 | 
0 | 
| T10 | 
1110 | 
0 | 
0 | 
0 | 
| T11 | 
3486 | 
0 | 
0 | 
0 | 
| T13 | 
1398 | 
0 | 
0 | 
0 | 
| T14 | 
69457 | 
2790 | 
0 | 
0 | 
| T15 | 
0 | 
5918 | 
0 | 
0 | 
| T19 | 
0 | 
3582 | 
0 | 
0 | 
| T28 | 
0 | 
2408 | 
0 | 
0 | 
| T30 | 
0 | 
1 | 
0 | 
0 | 
| T50 | 
0 | 
3905 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T71,T72,T73 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T16,T36 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T71,T72,T73 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T5,T16,T36 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
399075656 | 
670986 | 
0 | 
0 | 
| T1 | 
6053 | 
17 | 
0 | 
0 | 
| T2 | 
401241 | 
0 | 
0 | 
0 | 
| T3 | 
157138 | 
3719 | 
0 | 
0 | 
| T4 | 
129462 | 
0 | 
0 | 
0 | 
| T5 | 
588463 | 
44 | 
0 | 
0 | 
| T6 | 
73604 | 
3371 | 
0 | 
0 | 
| T10 | 
1110 | 
0 | 
0 | 
0 | 
| T11 | 
3486 | 
0 | 
0 | 
0 | 
| T13 | 
1398 | 
0 | 
0 | 
0 | 
| T14 | 
69457 | 
2793 | 
0 | 
0 | 
| T15 | 
0 | 
5919 | 
0 | 
0 | 
| T19 | 
0 | 
3596 | 
0 | 
0 | 
| T28 | 
0 | 
2408 | 
0 | 
0 | 
| T30 | 
0 | 
1 | 
0 | 
0 | 
| T50 | 
0 | 
3907 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
399075656 | 
670985 | 
0 | 
0 | 
| T1 | 
6053 | 
17 | 
0 | 
0 | 
| T2 | 
401241 | 
0 | 
0 | 
0 | 
| T3 | 
157138 | 
3719 | 
0 | 
0 | 
| T4 | 
129462 | 
0 | 
0 | 
0 | 
| T5 | 
588463 | 
44 | 
0 | 
0 | 
| T6 | 
73604 | 
3371 | 
0 | 
0 | 
| T10 | 
1110 | 
0 | 
0 | 
0 | 
| T11 | 
3486 | 
0 | 
0 | 
0 | 
| T13 | 
1398 | 
0 | 
0 | 
0 | 
| T14 | 
69457 | 
2793 | 
0 | 
0 | 
| T15 | 
0 | 
5919 | 
0 | 
0 | 
| T19 | 
0 | 
3596 | 
0 | 
0 | 
| T28 | 
0 | 
2408 | 
0 | 
0 | 
| T30 | 
0 | 
1 | 
0 | 
0 | 
| T50 | 
0 | 
3907 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T73,T64,T74 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T62,T75 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T73,T64,T74 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T5,T62,T75 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
399075656 | 
644801 | 
0 | 
0 | 
| T1 | 
6053 | 
10 | 
0 | 
0 | 
| T2 | 
401241 | 
0 | 
0 | 
0 | 
| T3 | 
157138 | 
3865 | 
0 | 
0 | 
| T4 | 
129462 | 
0 | 
0 | 
0 | 
| T5 | 
588463 | 
52 | 
0 | 
0 | 
| T6 | 
73604 | 
2082 | 
0 | 
0 | 
| T10 | 
1110 | 
0 | 
0 | 
0 | 
| T11 | 
3486 | 
0 | 
0 | 
0 | 
| T13 | 
1398 | 
0 | 
0 | 
0 | 
| T14 | 
69457 | 
2186 | 
0 | 
0 | 
| T15 | 
0 | 
5571 | 
0 | 
0 | 
| T19 | 
0 | 
3180 | 
0 | 
0 | 
| T28 | 
0 | 
2071 | 
0 | 
0 | 
| T30 | 
0 | 
6 | 
0 | 
0 | 
| T50 | 
0 | 
3580 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
399075656 | 
644800 | 
0 | 
0 | 
| T1 | 
6053 | 
10 | 
0 | 
0 | 
| T2 | 
401241 | 
0 | 
0 | 
0 | 
| T3 | 
157138 | 
3865 | 
0 | 
0 | 
| T4 | 
129462 | 
0 | 
0 | 
0 | 
| T5 | 
588463 | 
52 | 
0 | 
0 | 
| T6 | 
73604 | 
2082 | 
0 | 
0 | 
| T10 | 
1110 | 
0 | 
0 | 
0 | 
| T11 | 
3486 | 
0 | 
0 | 
0 | 
| T13 | 
1398 | 
0 | 
0 | 
0 | 
| T14 | 
69457 | 
2186 | 
0 | 
0 | 
| T15 | 
0 | 
5571 | 
0 | 
0 | 
| T19 | 
0 | 
3180 | 
0 | 
0 | 
| T28 | 
0 | 
2071 | 
0 | 
0 | 
| T30 | 
0 | 
6 | 
0 | 
0 | 
| T50 | 
0 | 
3580 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T73,T64,T74 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T62,T75 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T73,T64,T74 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T5,T62,T75 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
399075656 | 
644740 | 
0 | 
0 | 
| T1 | 
6053 | 
10 | 
0 | 
0 | 
| T2 | 
401241 | 
0 | 
0 | 
0 | 
| T3 | 
157138 | 
3870 | 
0 | 
0 | 
| T4 | 
129462 | 
0 | 
0 | 
0 | 
| T5 | 
588463 | 
52 | 
0 | 
0 | 
| T6 | 
73604 | 
2081 | 
0 | 
0 | 
| T10 | 
1110 | 
0 | 
0 | 
0 | 
| T11 | 
3486 | 
0 | 
0 | 
0 | 
| T13 | 
1398 | 
0 | 
0 | 
0 | 
| T14 | 
69457 | 
2191 | 
0 | 
0 | 
| T15 | 
0 | 
5576 | 
0 | 
0 | 
| T19 | 
0 | 
3181 | 
0 | 
0 | 
| T28 | 
0 | 
2072 | 
0 | 
0 | 
| T30 | 
0 | 
5 | 
0 | 
0 | 
| T50 | 
0 | 
3574 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
399075656 | 
644739 | 
0 | 
0 | 
| T1 | 
6053 | 
10 | 
0 | 
0 | 
| T2 | 
401241 | 
0 | 
0 | 
0 | 
| T3 | 
157138 | 
3870 | 
0 | 
0 | 
| T4 | 
129462 | 
0 | 
0 | 
0 | 
| T5 | 
588463 | 
52 | 
0 | 
0 | 
| T6 | 
73604 | 
2081 | 
0 | 
0 | 
| T10 | 
1110 | 
0 | 
0 | 
0 | 
| T11 | 
3486 | 
0 | 
0 | 
0 | 
| T13 | 
1398 | 
0 | 
0 | 
0 | 
| T14 | 
69457 | 
2191 | 
0 | 
0 | 
| T15 | 
0 | 
5576 | 
0 | 
0 | 
| T19 | 
0 | 
3181 | 
0 | 
0 | 
| T28 | 
0 | 
2072 | 
0 | 
0 | 
| T30 | 
0 | 
5 | 
0 | 
0 | 
| T50 | 
0 | 
3574 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T73,T64,T74 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T62,T75 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T73,T64,T74 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T5,T62,T75 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
399075656 | 
644579 | 
0 | 
0 | 
| T1 | 
6053 | 
10 | 
0 | 
0 | 
| T2 | 
401241 | 
0 | 
0 | 
0 | 
| T3 | 
157138 | 
3864 | 
0 | 
0 | 
| T4 | 
129462 | 
0 | 
0 | 
0 | 
| T5 | 
588463 | 
52 | 
0 | 
0 | 
| T6 | 
73604 | 
2081 | 
0 | 
0 | 
| T10 | 
1110 | 
0 | 
0 | 
0 | 
| T11 | 
3486 | 
0 | 
0 | 
0 | 
| T13 | 
1398 | 
0 | 
0 | 
0 | 
| T14 | 
69457 | 
2195 | 
0 | 
0 | 
| T15 | 
0 | 
5570 | 
0 | 
0 | 
| T19 | 
0 | 
3187 | 
0 | 
0 | 
| T28 | 
0 | 
2070 | 
0 | 
0 | 
| T30 | 
0 | 
5 | 
0 | 
0 | 
| T50 | 
0 | 
3574 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
399075656 | 
644575 | 
0 | 
0 | 
| T1 | 
6053 | 
10 | 
0 | 
0 | 
| T2 | 
401241 | 
0 | 
0 | 
0 | 
| T3 | 
157138 | 
3864 | 
0 | 
0 | 
| T4 | 
129462 | 
0 | 
0 | 
0 | 
| T5 | 
588463 | 
52 | 
0 | 
0 | 
| T6 | 
73604 | 
2081 | 
0 | 
0 | 
| T10 | 
1110 | 
0 | 
0 | 
0 | 
| T11 | 
3486 | 
0 | 
0 | 
0 | 
| T13 | 
1398 | 
0 | 
0 | 
0 | 
| T14 | 
69457 | 
2195 | 
0 | 
0 | 
| T15 | 
0 | 
5570 | 
0 | 
0 | 
| T19 | 
0 | 
3187 | 
0 | 
0 | 
| T28 | 
0 | 
2070 | 
0 | 
0 | 
| T30 | 
0 | 
5 | 
0 | 
0 | 
| T50 | 
0 | 
3574 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 23 | 23 | 100.00 | 
| ALWAYS | 38 | 23 | 23 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 38 | 
1 | 
1 | 
| 39 | 
1 | 
1 | 
| 40 | 
1 | 
1 | 
| 41 | 
1 | 
1 | 
| 42 | 
1 | 
1 | 
| 43 | 
1 | 
1 | 
| 44 | 
1 | 
1 | 
| 45 | 
1 | 
1 | 
| 46 | 
1 | 
1 | 
| 47 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 49 | 
1 | 
1 | 
| 50 | 
1 | 
1 | 
| 51 | 
1 | 
1 | 
| 52 | 
1 | 
1 | 
| 53 | 
1 | 
1 | 
| 54 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 57 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 59 | 
1 | 
1 | 
| 60 | 
1 | 
1 | 
 | 
 | 
 | 
     MISSING_ELSE | 
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Total | Covered | Percent | 
| Conditions | 14 | 11 | 78.57 | 
| Logical | 14 | 11 | 78.57 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       45
 EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
             ----1----    -----------2-----------
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T3,T5 | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T73,T64,T8 | 
 LINE       45
 SUB-EXPRESSION (out_o.attr != Invalid)
                -----------1-----------
| -1- | Status | Tests | 
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T1,T3,T5 | 
 LINE       48
 EXPRESSION (wipe_i && en_i)
             ---1--    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T5,T62,T75 | 
 LINE       51
 EXPRESSION (alloc_i && en_i)
             ---1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T5 | 
 LINE       57
 EXPRESSION (update_i && en_i)
             ----1---    --2-
| -1- | -2- | Status | Tests | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Covered | T1,T3,T5 | 
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
6 | 
6 | 
100.00 | 
| IF | 
38 | 
6 | 
6 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	38	if ((!rst_ni))
-2-:	45	if (((!en_i) && (out_o.attr != Invalid)))
-3-:	48	if ((wipe_i && en_i))
-4-:	51	if ((alloc_i && en_i))
-5-:	57	if ((update_i && en_i))
Branches:
| -1- | -2- | -3- | -4- | -5- | Status | Tests | 
| 1 | 
- | 
- | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
- | 
- | 
Covered | 
T73,T64,T8 | 
| 0 | 
0 | 
1 | 
- | 
- | 
Covered | 
T5,T62,T75 | 
| 0 | 
0 | 
0 | 
1 | 
- | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
0 | 
0 | 
1 | 
Covered | 
T1,T3,T5 | 
| 0 | 
0 | 
0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
399075656 | 
644288 | 
0 | 
0 | 
| T1 | 
6053 | 
9 | 
0 | 
0 | 
| T2 | 
401241 | 
0 | 
0 | 
0 | 
| T3 | 
157138 | 
3867 | 
0 | 
0 | 
| T4 | 
129462 | 
0 | 
0 | 
0 | 
| T5 | 
588463 | 
52 | 
0 | 
0 | 
| T6 | 
73604 | 
2081 | 
0 | 
0 | 
| T10 | 
1110 | 
0 | 
0 | 
0 | 
| T11 | 
3486 | 
0 | 
0 | 
0 | 
| T13 | 
1398 | 
0 | 
0 | 
0 | 
| T14 | 
69457 | 
2185 | 
0 | 
0 | 
| T15 | 
0 | 
5572 | 
0 | 
0 | 
| T19 | 
0 | 
3187 | 
0 | 
0 | 
| T28 | 
0 | 
2068 | 
0 | 
0 | 
| T30 | 
0 | 
5 | 
0 | 
0 | 
| T50 | 
0 | 
3577 | 
0 | 
0 | 
UpdateCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
399075656 | 
644287 | 
0 | 
0 | 
| T1 | 
6053 | 
9 | 
0 | 
0 | 
| T2 | 
401241 | 
0 | 
0 | 
0 | 
| T3 | 
157138 | 
3867 | 
0 | 
0 | 
| T4 | 
129462 | 
0 | 
0 | 
0 | 
| T5 | 
588463 | 
52 | 
0 | 
0 | 
| T6 | 
73604 | 
2081 | 
0 | 
0 | 
| T10 | 
1110 | 
0 | 
0 | 
0 | 
| T11 | 
3486 | 
0 | 
0 | 
0 | 
| T13 | 
1398 | 
0 | 
0 | 
0 | 
| T14 | 
69457 | 
2185 | 
0 | 
0 | 
| T15 | 
0 | 
5572 | 
0 | 
0 | 
| T19 | 
0 | 
3187 | 
0 | 
0 | 
| T28 | 
0 | 
2068 | 
0 | 
0 | 
| T30 | 
0 | 
5 | 
0 | 
0 | 
| T50 | 
0 | 
3577 | 
0 | 
0 |