Line Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Module :
flash_phy_rd_buffers
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T76,T51 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T16 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T31,T40 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T16 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T16 |
Branch Coverage for Module :
flash_phy_rd_buffers
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T11,T76,T51 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T31,T40 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T16 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T16 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
flash_phy_rd_buffers
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5122774 |
0 |
0 |
T1 |
19976 |
50 |
0 |
0 |
T2 |
4629944 |
17142 |
0 |
0 |
T3 |
1776168 |
0 |
0 |
0 |
T4 |
17232 |
0 |
0 |
0 |
T6 |
536376 |
20472 |
0 |
0 |
T7 |
0 |
44911 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T15 |
34384 |
0 |
0 |
0 |
T16 |
15888 |
25 |
0 |
0 |
T17 |
14120 |
0 |
0 |
0 |
T18 |
5656 |
2 |
0 |
0 |
T19 |
24568 |
0 |
0 |
0 |
T22 |
0 |
19779 |
0 |
0 |
T23 |
0 |
30319 |
0 |
0 |
T33 |
0 |
28089 |
0 |
0 |
T34 |
0 |
30080 |
0 |
0 |
T50 |
0 |
16 |
0 |
0 |
T62 |
0 |
14441 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5122764 |
0 |
0 |
T1 |
19976 |
50 |
0 |
0 |
T2 |
4629944 |
17142 |
0 |
0 |
T3 |
1776168 |
0 |
0 |
0 |
T4 |
17232 |
0 |
0 |
0 |
T6 |
536376 |
20472 |
0 |
0 |
T7 |
0 |
44911 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T15 |
34384 |
0 |
0 |
0 |
T16 |
15888 |
25 |
0 |
0 |
T17 |
14120 |
0 |
0 |
0 |
T18 |
5656 |
2 |
0 |
0 |
T19 |
24568 |
0 |
0 |
0 |
T22 |
0 |
19779 |
0 |
0 |
T23 |
0 |
30319 |
0 |
0 |
T33 |
0 |
28089 |
0 |
0 |
T34 |
0 |
30080 |
0 |
0 |
T50 |
0 |
16 |
0 |
0 |
T62 |
0 |
14441 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T27,T102 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T16 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T31,T40,T93 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T16 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T16 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T11,T27,T102 |
0 |
0 |
1 |
- |
- |
Covered |
T31,T40,T93 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T16 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T16 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
381822793 |
684566 |
0 |
0 |
T1 |
2497 |
9 |
0 |
0 |
T2 |
578743 |
2277 |
0 |
0 |
T3 |
222021 |
0 |
0 |
0 |
T4 |
2154 |
0 |
0 |
0 |
T6 |
67047 |
2941 |
0 |
0 |
T7 |
0 |
5667 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T15 |
4298 |
0 |
0 |
0 |
T16 |
1986 |
6 |
0 |
0 |
T17 |
1765 |
0 |
0 |
0 |
T18 |
707 |
1 |
0 |
0 |
T19 |
3071 |
0 |
0 |
0 |
T22 |
0 |
2918 |
0 |
0 |
T23 |
0 |
4059 |
0 |
0 |
T34 |
0 |
3574 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
381822793 |
684564 |
0 |
0 |
T1 |
2497 |
9 |
0 |
0 |
T2 |
578743 |
2277 |
0 |
0 |
T3 |
222021 |
0 |
0 |
0 |
T4 |
2154 |
0 |
0 |
0 |
T6 |
67047 |
2941 |
0 |
0 |
T7 |
0 |
5667 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T15 |
4298 |
0 |
0 |
0 |
T16 |
1986 |
6 |
0 |
0 |
T17 |
1765 |
0 |
0 |
0 |
T18 |
707 |
1 |
0 |
0 |
T19 |
3071 |
0 |
0 |
0 |
T22 |
0 |
2918 |
0 |
0 |
T23 |
0 |
4059 |
0 |
0 |
T34 |
0 |
3574 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T27,T102 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T16 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T31,T40,T93 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T16 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T16 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T11,T27,T102 |
0 |
0 |
1 |
- |
- |
Covered |
T31,T40,T93 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T16 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T16 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
381822793 |
684508 |
0 |
0 |
T1 |
2497 |
8 |
0 |
0 |
T2 |
578743 |
2270 |
0 |
0 |
T3 |
222021 |
0 |
0 |
0 |
T4 |
2154 |
0 |
0 |
0 |
T6 |
67047 |
2926 |
0 |
0 |
T7 |
0 |
5669 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T15 |
4298 |
0 |
0 |
0 |
T16 |
1986 |
6 |
0 |
0 |
T17 |
1765 |
0 |
0 |
0 |
T18 |
707 |
1 |
0 |
0 |
T19 |
3071 |
0 |
0 |
0 |
T22 |
0 |
2925 |
0 |
0 |
T23 |
0 |
4047 |
0 |
0 |
T34 |
0 |
3570 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
381822793 |
684507 |
0 |
0 |
T1 |
2497 |
8 |
0 |
0 |
T2 |
578743 |
2270 |
0 |
0 |
T3 |
222021 |
0 |
0 |
0 |
T4 |
2154 |
0 |
0 |
0 |
T6 |
67047 |
2926 |
0 |
0 |
T7 |
0 |
5669 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T15 |
4298 |
0 |
0 |
0 |
T16 |
1986 |
6 |
0 |
0 |
T17 |
1765 |
0 |
0 |
0 |
T18 |
707 |
1 |
0 |
0 |
T19 |
3071 |
0 |
0 |
0 |
T22 |
0 |
2925 |
0 |
0 |
T23 |
0 |
4047 |
0 |
0 |
T34 |
0 |
3570 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T27,T102 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T16 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T31,T40,T93 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T16 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T16 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T11,T27,T102 |
0 |
0 |
1 |
- |
- |
Covered |
T31,T40,T93 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T16 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T16 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
381822793 |
684247 |
0 |
0 |
T1 |
2497 |
8 |
0 |
0 |
T2 |
578743 |
2271 |
0 |
0 |
T3 |
222021 |
0 |
0 |
0 |
T4 |
2154 |
0 |
0 |
0 |
T6 |
67047 |
2930 |
0 |
0 |
T7 |
0 |
5668 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T15 |
4298 |
0 |
0 |
0 |
T16 |
1986 |
5 |
0 |
0 |
T17 |
1765 |
0 |
0 |
0 |
T18 |
707 |
0 |
0 |
0 |
T19 |
3071 |
0 |
0 |
0 |
T22 |
0 |
2921 |
0 |
0 |
T23 |
0 |
4046 |
0 |
0 |
T34 |
0 |
3585 |
0 |
0 |
T62 |
0 |
2964 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
381822793 |
684245 |
0 |
0 |
T1 |
2497 |
8 |
0 |
0 |
T2 |
578743 |
2271 |
0 |
0 |
T3 |
222021 |
0 |
0 |
0 |
T4 |
2154 |
0 |
0 |
0 |
T6 |
67047 |
2930 |
0 |
0 |
T7 |
0 |
5668 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T15 |
4298 |
0 |
0 |
0 |
T16 |
1986 |
5 |
0 |
0 |
T17 |
1765 |
0 |
0 |
0 |
T18 |
707 |
0 |
0 |
0 |
T19 |
3071 |
0 |
0 |
0 |
T22 |
0 |
2921 |
0 |
0 |
T23 |
0 |
4046 |
0 |
0 |
T34 |
0 |
3585 |
0 |
0 |
T62 |
0 |
2964 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T27,T102,T103 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T16 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T31,T40 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T16 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T16 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T27,T102,T103 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T31,T40 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T16 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T16 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
381822793 |
683984 |
0 |
0 |
T1 |
2497 |
9 |
0 |
0 |
T2 |
578743 |
2272 |
0 |
0 |
T3 |
222021 |
0 |
0 |
0 |
T4 |
2154 |
0 |
0 |
0 |
T6 |
67047 |
2936 |
0 |
0 |
T7 |
0 |
5663 |
0 |
0 |
T15 |
4298 |
0 |
0 |
0 |
T16 |
1986 |
5 |
0 |
0 |
T17 |
1765 |
0 |
0 |
0 |
T18 |
707 |
0 |
0 |
0 |
T19 |
3071 |
0 |
0 |
0 |
T22 |
0 |
2928 |
0 |
0 |
T23 |
0 |
4040 |
0 |
0 |
T33 |
0 |
5616 |
0 |
0 |
T34 |
0 |
3589 |
0 |
0 |
T62 |
0 |
2959 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
381822793 |
683982 |
0 |
0 |
T1 |
2497 |
9 |
0 |
0 |
T2 |
578743 |
2272 |
0 |
0 |
T3 |
222021 |
0 |
0 |
0 |
T4 |
2154 |
0 |
0 |
0 |
T6 |
67047 |
2936 |
0 |
0 |
T7 |
0 |
5663 |
0 |
0 |
T15 |
4298 |
0 |
0 |
0 |
T16 |
1986 |
5 |
0 |
0 |
T17 |
1765 |
0 |
0 |
0 |
T18 |
707 |
0 |
0 |
0 |
T19 |
3071 |
0 |
0 |
0 |
T22 |
0 |
2928 |
0 |
0 |
T23 |
0 |
4040 |
0 |
0 |
T33 |
0 |
5616 |
0 |
0 |
T34 |
0 |
3589 |
0 |
0 |
T62 |
0 |
2959 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T76,T51,T104 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T16 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T93,T95,T25 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T16 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T16 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T76,T51,T104 |
0 |
0 |
1 |
- |
- |
Covered |
T93,T95,T25 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T16 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T16 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[0].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
381822793 |
596646 |
0 |
0 |
T1 |
2497 |
4 |
0 |
0 |
T2 |
578743 |
2013 |
0 |
0 |
T3 |
222021 |
0 |
0 |
0 |
T4 |
2154 |
0 |
0 |
0 |
T6 |
67047 |
2185 |
0 |
0 |
T7 |
0 |
5561 |
0 |
0 |
T15 |
4298 |
0 |
0 |
0 |
T16 |
1986 |
1 |
0 |
0 |
T17 |
1765 |
0 |
0 |
0 |
T18 |
707 |
0 |
0 |
0 |
T19 |
3071 |
0 |
0 |
0 |
T22 |
0 |
2022 |
0 |
0 |
T23 |
0 |
3529 |
0 |
0 |
T33 |
0 |
5616 |
0 |
0 |
T34 |
0 |
3938 |
0 |
0 |
T62 |
0 |
2130 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
381822793 |
596646 |
0 |
0 |
T1 |
2497 |
4 |
0 |
0 |
T2 |
578743 |
2013 |
0 |
0 |
T3 |
222021 |
0 |
0 |
0 |
T4 |
2154 |
0 |
0 |
0 |
T6 |
67047 |
2185 |
0 |
0 |
T7 |
0 |
5561 |
0 |
0 |
T15 |
4298 |
0 |
0 |
0 |
T16 |
1986 |
1 |
0 |
0 |
T17 |
1765 |
0 |
0 |
0 |
T18 |
707 |
0 |
0 |
0 |
T19 |
3071 |
0 |
0 |
0 |
T22 |
0 |
2022 |
0 |
0 |
T23 |
0 |
3529 |
0 |
0 |
T33 |
0 |
5616 |
0 |
0 |
T34 |
0 |
3938 |
0 |
0 |
T62 |
0 |
2130 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T76,T51,T104 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T16 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T93,T95 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T16 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T16 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T76,T51,T104 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T93,T95 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T16 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T16 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[1].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
381822793 |
596460 |
0 |
0 |
T1 |
2497 |
5 |
0 |
0 |
T2 |
578743 |
2013 |
0 |
0 |
T3 |
222021 |
0 |
0 |
0 |
T4 |
2154 |
0 |
0 |
0 |
T6 |
67047 |
2185 |
0 |
0 |
T7 |
0 |
5558 |
0 |
0 |
T15 |
4298 |
0 |
0 |
0 |
T16 |
1986 |
1 |
0 |
0 |
T17 |
1765 |
0 |
0 |
0 |
T18 |
707 |
0 |
0 |
0 |
T19 |
3071 |
0 |
0 |
0 |
T22 |
0 |
2022 |
0 |
0 |
T23 |
0 |
3538 |
0 |
0 |
T33 |
0 |
5620 |
0 |
0 |
T34 |
0 |
3941 |
0 |
0 |
T62 |
0 |
2130 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
381822793 |
596459 |
0 |
0 |
T1 |
2497 |
5 |
0 |
0 |
T2 |
578743 |
2013 |
0 |
0 |
T3 |
222021 |
0 |
0 |
0 |
T4 |
2154 |
0 |
0 |
0 |
T6 |
67047 |
2185 |
0 |
0 |
T7 |
0 |
5558 |
0 |
0 |
T15 |
4298 |
0 |
0 |
0 |
T16 |
1986 |
1 |
0 |
0 |
T17 |
1765 |
0 |
0 |
0 |
T18 |
707 |
0 |
0 |
0 |
T19 |
3071 |
0 |
0 |
0 |
T22 |
0 |
2022 |
0 |
0 |
T23 |
0 |
3538 |
0 |
0 |
T33 |
0 |
5620 |
0 |
0 |
T34 |
0 |
3941 |
0 |
0 |
T62 |
0 |
2130 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T76,T51,T104 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T16 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T93,T95 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T16 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T16 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T76,T51,T104 |
0 |
0 |
1 |
- |
- |
Covered |
T1,T93,T95 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T16 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T16 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[2].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
381822793 |
596412 |
0 |
0 |
T1 |
2497 |
4 |
0 |
0 |
T2 |
578743 |
2013 |
0 |
0 |
T3 |
222021 |
0 |
0 |
0 |
T4 |
2154 |
0 |
0 |
0 |
T6 |
67047 |
2185 |
0 |
0 |
T7 |
0 |
5560 |
0 |
0 |
T15 |
4298 |
0 |
0 |
0 |
T16 |
1986 |
1 |
0 |
0 |
T17 |
1765 |
0 |
0 |
0 |
T18 |
707 |
0 |
0 |
0 |
T19 |
3071 |
0 |
0 |
0 |
T22 |
0 |
2022 |
0 |
0 |
T23 |
0 |
3524 |
0 |
0 |
T33 |
0 |
5614 |
0 |
0 |
T34 |
0 |
3941 |
0 |
0 |
T62 |
0 |
2129 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
381822793 |
596410 |
0 |
0 |
T1 |
2497 |
4 |
0 |
0 |
T2 |
578743 |
2013 |
0 |
0 |
T3 |
222021 |
0 |
0 |
0 |
T4 |
2154 |
0 |
0 |
0 |
T6 |
67047 |
2185 |
0 |
0 |
T7 |
0 |
5560 |
0 |
0 |
T15 |
4298 |
0 |
0 |
0 |
T16 |
1986 |
1 |
0 |
0 |
T17 |
1765 |
0 |
0 |
0 |
T18 |
707 |
0 |
0 |
0 |
T19 |
3071 |
0 |
0 |
0 |
T22 |
0 |
2022 |
0 |
0 |
T23 |
0 |
3524 |
0 |
0 |
T33 |
0 |
5614 |
0 |
0 |
T34 |
0 |
3941 |
0 |
0 |
T62 |
0 |
2129 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
TOTAL | | 23 | 23 | 100.00 |
ALWAYS | 38 | 23 | 23 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
38 |
1 |
1 |
39 |
1 |
1 |
40 |
1 |
1 |
41 |
1 |
1 |
42 |
1 |
1 |
43 |
1 |
1 |
44 |
1 |
1 |
45 |
1 |
1 |
46 |
1 |
1 |
47 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
50 |
1 |
1 |
51 |
1 |
1 |
52 |
1 |
1 |
53 |
1 |
1 |
54 |
1 |
1 |
55 |
1 |
1 |
56 |
1 |
1 |
57 |
1 |
1 |
58 |
1 |
1 |
59 |
1 |
1 |
60 |
1 |
1 |
|
|
|
MISSING_ELSE |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Total | Covered | Percent |
Conditions | 14 | 11 | 78.57 |
Logical | 14 | 11 | 78.57 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 45
EXPRESSION (((!en_i)) && (out_o.attr != Invalid))
----1---- -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T76,T51,T104 |
LINE 45
SUB-EXPRESSION (out_o.attr != Invalid)
-----------1-----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T6 |
LINE 48
EXPRESSION (wipe_i && en_i)
---1-- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T93,T95,T25 |
LINE 51
EXPRESSION (alloc_i && en_i)
---1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T6 |
LINE 57
EXPRESSION (update_i && en_i)
----1--- --2-
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T6 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
6 |
100.00 |
IF |
38 |
6 |
6 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv' or '../src/lowrisc_opentitan_top_earlgrey_flash_ctrl_0.1/rtl/flash_phy_rd_buffers.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 38 if ((!rst_ni))
-2-: 45 if (((!en_i) && (out_o.attr != Invalid)))
-3-: 48 if ((wipe_i && en_i))
-4-: 51 if ((alloc_i && en_i))
-5-: 57 if ((update_i && en_i))
Branches:
-1- | -2- | -3- | -4- | -5- | Status | Tests |
1 |
- |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
- |
Covered |
T76,T51,T104 |
0 |
0 |
1 |
- |
- |
Covered |
T93,T95,T25 |
0 |
0 |
0 |
1 |
- |
Covered |
T1,T2,T6 |
0 |
0 |
0 |
0 |
1 |
Covered |
T1,T2,T6 |
0 |
0 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[1].u_core.u_rd.gen_bufs[3].u_rd_buf
Assertion Details
AllocCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
381822793 |
595951 |
0 |
0 |
T1 |
2497 |
3 |
0 |
0 |
T2 |
578743 |
2013 |
0 |
0 |
T3 |
222021 |
0 |
0 |
0 |
T4 |
2154 |
0 |
0 |
0 |
T6 |
67047 |
2184 |
0 |
0 |
T7 |
0 |
5565 |
0 |
0 |
T15 |
4298 |
0 |
0 |
0 |
T16 |
1986 |
0 |
0 |
0 |
T17 |
1765 |
0 |
0 |
0 |
T18 |
707 |
0 |
0 |
0 |
T19 |
3071 |
0 |
0 |
0 |
T22 |
0 |
2021 |
0 |
0 |
T23 |
0 |
3536 |
0 |
0 |
T33 |
0 |
5623 |
0 |
0 |
T34 |
0 |
3942 |
0 |
0 |
T50 |
0 |
16 |
0 |
0 |
T62 |
0 |
2129 |
0 |
0 |
UpdateCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
381822793 |
595951 |
0 |
0 |
T1 |
2497 |
3 |
0 |
0 |
T2 |
578743 |
2013 |
0 |
0 |
T3 |
222021 |
0 |
0 |
0 |
T4 |
2154 |
0 |
0 |
0 |
T6 |
67047 |
2184 |
0 |
0 |
T7 |
0 |
5565 |
0 |
0 |
T15 |
4298 |
0 |
0 |
0 |
T16 |
1986 |
0 |
0 |
0 |
T17 |
1765 |
0 |
0 |
0 |
T18 |
707 |
0 |
0 |
0 |
T19 |
3071 |
0 |
0 |
0 |
T22 |
0 |
2021 |
0 |
0 |
T23 |
0 |
3536 |
0 |
0 |
T33 |
0 |
5623 |
0 |
0 |
T34 |
0 |
3942 |
0 |
0 |
T50 |
0 |
16 |
0 |
0 |
T62 |
0 |
2129 |
0 |
0 |