Line Coverage for Module : 
prim_mubi8_sender
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Module : 
prim_mubi8_sender
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_mubi8_sender
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
2147483647 | 
2147483647 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2147483647 | 
2147483647 | 
0 | 
0 | 
| T1 | 
2111508 | 
2095263 | 
0 | 
0 | 
| T2 | 
757473 | 
724299 | 
0 | 
0 | 
| T3 | 
3566832 | 
3481674 | 
0 | 
0 | 
| T5 | 
1512153 | 
1479093 | 
0 | 
0 | 
| T6 | 
874836 | 
859845 | 
0 | 
0 | 
| T7 | 
749835 | 
736554 | 
0 | 
0 | 
| T11 | 
705945 | 
691866 | 
0 | 
0 | 
| T12 | 
851865 | 
835050 | 
0 | 
0 | 
| T13 | 
567378 | 
552558 | 
0 | 
0 | 
| T14 | 
744648 | 
730284 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[0].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 3 | 50.00 | 
| CONT_ASSIGN | 34 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 48 | 1 | 0 | 0.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
0 | 
1 | 
| 48 | 
0 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
0 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[0].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[0].u_prim_mubi8_sender_write_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[1].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 3 | 50.00 | 
| CONT_ASSIGN | 34 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 48 | 1 | 0 | 0.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
0 | 
1 | 
| 48 | 
0 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
0 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[1].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[1].u_prim_mubi8_sender_write_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[2].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 3 | 50.00 | 
| CONT_ASSIGN | 34 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 48 | 1 | 0 | 0.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
0 | 
1 | 
| 48 | 
0 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
0 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[2].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[2].u_prim_mubi8_sender_write_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[3].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 3 | 50.00 | 
| CONT_ASSIGN | 34 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 48 | 1 | 0 | 0.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
0 | 
1 | 
| 48 | 
0 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
0 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[3].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[3].u_prim_mubi8_sender_write_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[4].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 3 | 50.00 | 
| CONT_ASSIGN | 34 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 48 | 1 | 0 | 0.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
0 | 
1 | 
| 48 | 
0 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
0 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[4].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[4].u_prim_mubi8_sender_write_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[5].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 3 | 50.00 | 
| CONT_ASSIGN | 34 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 48 | 1 | 0 | 0.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
0 | 
1 | 
| 48 | 
0 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
0 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[5].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[5].u_prim_mubi8_sender_write_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[5].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 3 | 50.00 | 
| CONT_ASSIGN | 34 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 48 | 1 | 0 | 0.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
0 | 
1 | 
| 48 | 
0 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
0 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[5].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[5].u_prim_mubi8_sender_read_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[6].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 3 | 50.00 | 
| CONT_ASSIGN | 34 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 48 | 1 | 0 | 0.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
0 | 
1 | 
| 48 | 
0 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
0 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[6].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[6].u_prim_mubi8_sender_write_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[6].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 3 | 50.00 | 
| CONT_ASSIGN | 34 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 48 | 1 | 0 | 0.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
0 | 
1 | 
| 48 | 
0 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
0 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[6].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[6].u_prim_mubi8_sender_read_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[7].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 3 | 50.00 | 
| CONT_ASSIGN | 34 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 48 | 1 | 0 | 0.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
0 | 
1 | 
| 48 | 
0 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
0 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[7].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[7].u_prim_mubi8_sender_write_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[7].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 3 | 50.00 | 
| CONT_ASSIGN | 34 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 48 | 1 | 0 | 0.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
0 | 
1 | 
| 48 | 
0 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
0 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[7].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[7].u_prim_mubi8_sender_read_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[8].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 3 | 50.00 | 
| CONT_ASSIGN | 34 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 48 | 1 | 0 | 0.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
0 | 
1 | 
| 48 | 
0 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
0 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[8].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[8].u_prim_mubi8_sender_write_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[8].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 3 | 50.00 | 
| CONT_ASSIGN | 34 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 48 | 1 | 0 | 0.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
0 | 
1 | 
| 48 | 
0 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
0 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[8].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[8].u_prim_mubi8_sender_read_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[10].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 3 | 50.00 | 
| CONT_ASSIGN | 34 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 48 | 1 | 0 | 0.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
0 | 
1 | 
| 48 | 
0 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
0 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[10].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[10].u_prim_mubi8_sender_write_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[10].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 3 | 50.00 | 
| CONT_ASSIGN | 34 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 48 | 1 | 0 | 0.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
0 | 
1 | 
| 48 | 
0 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
0 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[10].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[10].u_prim_mubi8_sender_read_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[10].gen_lifecycle.u_part_buf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 3 | 50.00 | 
| CONT_ASSIGN | 34 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 48 | 1 | 0 | 0.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
0 | 
1 | 
| 48 | 
0 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
0 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[10].gen_lifecycle.u_part_buf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[10].gen_lifecycle.u_part_buf.u_prim_mubi8_sender_write_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[10].gen_lifecycle.u_part_buf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 3 | 50.00 | 
| CONT_ASSIGN | 34 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 48 | 1 | 0 | 0.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
0 | 
1 | 
| 48 | 
0 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
0 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[10].gen_lifecycle.u_part_buf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[10].gen_lifecycle.u_part_buf.u_prim_mubi8_sender_read_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[0].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[0].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[0].u_prim_mubi8_sender_read_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[1].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[1].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[1].u_prim_mubi8_sender_read_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[2].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[2].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[2].u_prim_mubi8_sender_read_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[3].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[3].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[3].u_prim_mubi8_sender_read_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[4].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[4].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[4].u_prim_mubi8_sender_read_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[9].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[9].u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[9].u_prim_mubi8_sender_write_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_bufs[9].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_bufs[9].u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_bufs[9].u_prim_mubi8_sender_read_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[0].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[0].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[0].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_write_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[0].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[0].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[0].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_read_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[1].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[1].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[1].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_write_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[1].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[1].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[1].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_read_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[2].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[2].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[2].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_write_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[2].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[2].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[2].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_read_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[3].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[3].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[3].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_write_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[3].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[3].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[3].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_read_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[4].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[4].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[4].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_write_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[4].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[4].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[4].gen_unbuffered.u_part_unbuf.u_prim_mubi8_sender_read_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[5].gen_buffered.u_part_buf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[5].gen_buffered.u_part_buf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[5].gen_buffered.u_part_buf.u_prim_mubi8_sender_write_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[5].gen_buffered.u_part_buf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[5].gen_buffered.u_part_buf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[5].gen_buffered.u_part_buf.u_prim_mubi8_sender_read_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[5].gen_buffered.u_part_buf.gen_digest_write_lock.u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[5].gen_buffered.u_part_buf.gen_digest_write_lock.u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[5].gen_buffered.u_part_buf.gen_digest_write_lock.u_prim_mubi8_sender_write_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[6].gen_buffered.u_part_buf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[6].gen_buffered.u_part_buf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[6].gen_buffered.u_part_buf.u_prim_mubi8_sender_write_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[6].gen_buffered.u_part_buf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[6].gen_buffered.u_part_buf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[6].gen_buffered.u_part_buf.u_prim_mubi8_sender_read_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[6].gen_buffered.u_part_buf.gen_digest_write_lock.u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[6].gen_buffered.u_part_buf.gen_digest_write_lock.u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[6].gen_buffered.u_part_buf.gen_digest_write_lock.u_prim_mubi8_sender_write_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[7].gen_buffered.u_part_buf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[7].gen_buffered.u_part_buf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[7].gen_buffered.u_part_buf.u_prim_mubi8_sender_write_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[7].gen_buffered.u_part_buf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[7].gen_buffered.u_part_buf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[7].gen_buffered.u_part_buf.u_prim_mubi8_sender_read_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[7].gen_buffered.u_part_buf.gen_digest_write_lock.u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[7].gen_buffered.u_part_buf.gen_digest_write_lock.u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[7].gen_buffered.u_part_buf.gen_digest_write_lock.u_prim_mubi8_sender_write_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[7].gen_buffered.u_part_buf.gen_digest_read_lock.u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[7].gen_buffered.u_part_buf.gen_digest_read_lock.u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[7].gen_buffered.u_part_buf.gen_digest_read_lock.u_prim_mubi8_sender_read_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[8].gen_buffered.u_part_buf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[8].gen_buffered.u_part_buf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[8].gen_buffered.u_part_buf.u_prim_mubi8_sender_write_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[8].gen_buffered.u_part_buf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[8].gen_buffered.u_part_buf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[8].gen_buffered.u_part_buf.u_prim_mubi8_sender_read_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[8].gen_buffered.u_part_buf.gen_digest_write_lock.u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[8].gen_buffered.u_part_buf.gen_digest_write_lock.u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[8].gen_buffered.u_part_buf.gen_digest_write_lock.u_prim_mubi8_sender_write_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[8].gen_buffered.u_part_buf.gen_digest_read_lock.u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[8].gen_buffered.u_part_buf.gen_digest_read_lock.u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[8].gen_buffered.u_part_buf.gen_digest_read_lock.u_prim_mubi8_sender_read_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[9].gen_buffered.u_part_buf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[9].gen_buffered.u_part_buf.u_prim_mubi8_sender_write_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[9].gen_buffered.u_part_buf.u_prim_mubi8_sender_write_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[9].gen_buffered.u_part_buf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[9].gen_buffered.u_part_buf.u_prim_mubi8_sender_read_lock_pre
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[9].gen_buffered.u_part_buf.u_prim_mubi8_sender_read_lock_pre
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[9].gen_buffered.u_part_buf.gen_digest_write_lock.u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[9].gen_buffered.u_part_buf.gen_digest_write_lock.u_prim_mubi8_sender_write_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[9].gen_buffered.u_part_buf.gen_digest_write_lock.u_prim_mubi8_sender_write_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.gen_partitions[9].gen_buffered.u_part_buf.gen_digest_read_lock.u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 6 | 6 | 100.00 | 
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 | 
| ALWAYS | 55 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 34 | 
1 | 
1 | 
| 48 | 
1 | 
1 | 
| 55 | 
1 | 
1 | 
| 56 | 
1 | 
1 | 
| 58 | 
1 | 
1 | 
| 85 | 
1 | 
1 | 
Branch Coverage for Instance : tb.dut.gen_partitions[9].gen_buffered.u_part_buf.gen_digest_read_lock.u_prim_mubi8_sender_read_lock
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
2 | 
2 | 
100.00 | 
| IF | 
55 | 
2 | 
2 | 
100.00 | 
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sender.sv was not found/opened, so annotated branch coverage report could not be generated.
	LineNo.	Expression
-1-:	55	if ((!rst_ni))
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.gen_partitions[9].gen_buffered.u_part_buf.gen_digest_read_lock.u_prim_mubi8_sender_read_lock
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
OutputsKnown_A | 
477016277 | 
476139738 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
477016277 | 
476139738 | 
0 | 
0 | 
| T1 | 
37044 | 
36759 | 
0 | 
0 | 
| T2 | 
13289 | 
12707 | 
0 | 
0 | 
| T3 | 
62576 | 
61082 | 
0 | 
0 | 
| T5 | 
26529 | 
25949 | 
0 | 
0 | 
| T6 | 
15348 | 
15085 | 
0 | 
0 | 
| T7 | 
13155 | 
12922 | 
0 | 
0 | 
| T11 | 
12385 | 
12138 | 
0 | 
0 | 
| T12 | 
14945 | 
14650 | 
0 | 
0 | 
| T13 | 
9954 | 
9694 | 
0 | 
0 | 
| T14 | 
13064 | 
12812 | 
0 | 
0 |