Line Coverage for Module : 
prim_double_lfsr
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 2 | 0 | 0.00 | 
| CONT_ASSIGN | 102 | 1 | 0 | 0.00 | 
| CONT_ASSIGN | 103 | 1 | 0 | 0.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_double_lfsr_0/rtl/prim_double_lfsr.sv' or '../src/lowrisc_prim_double_lfsr_0/rtl/prim_double_lfsr.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 102 | 
0 | 
1 | 
| 103 | 
0 | 
1 | 
Cond Coverage for Module : 
prim_double_lfsr
 | Total | Covered | Percent | 
| Conditions | 2 | 0 | 0.00 | 
| Logical | 2 | 0 | 0.00 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       103
 EXPRESSION (lfsr_state[0] != lfsr_state[1])
            ----------------1---------------
| -1- | Status | Tests |                       
| 0 | Not Covered |  | 
| 1 | Not Covered |  |