Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T5,T8 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25539198 |
5877 |
0 |
0 |
| T2 |
20503 |
19 |
0 |
0 |
| T3 |
2861 |
0 |
0 |
0 |
| T4 |
1091 |
1 |
0 |
0 |
| T5 |
4435 |
7 |
0 |
0 |
| T6 |
58746 |
24 |
0 |
0 |
| T7 |
3274 |
0 |
0 |
0 |
| T8 |
106617 |
12 |
0 |
0 |
| T9 |
7064 |
0 |
0 |
0 |
| T10 |
1452 |
2 |
0 |
0 |
| T14 |
5411 |
0 |
0 |
0 |
| T15 |
0 |
71 |
0 |
0 |
| T21 |
0 |
119 |
0 |
0 |
| T23 |
0 |
21 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25539198 |
270858 |
0 |
0 |
| T2 |
20503 |
557 |
0 |
0 |
| T3 |
2861 |
0 |
0 |
0 |
| T4 |
1091 |
10 |
0 |
0 |
| T5 |
4435 |
179 |
0 |
0 |
| T6 |
58746 |
1358 |
0 |
0 |
| T7 |
3274 |
0 |
0 |
0 |
| T8 |
106617 |
885 |
0 |
0 |
| T9 |
7064 |
0 |
0 |
0 |
| T10 |
1452 |
153 |
0 |
0 |
| T14 |
5411 |
0 |
0 |
0 |
| T15 |
0 |
4165 |
0 |
0 |
| T21 |
0 |
4531 |
0 |
0 |
| T23 |
0 |
712 |
0 |
0 |
| T45 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25539198 |
10570495 |
0 |
0 |
| T2 |
20503 |
8313 |
0 |
0 |
| T3 |
2861 |
0 |
0 |
0 |
| T4 |
1091 |
846 |
0 |
0 |
| T5 |
4435 |
2355 |
0 |
0 |
| T6 |
58746 |
29557 |
0 |
0 |
| T7 |
3274 |
916 |
0 |
0 |
| T8 |
106617 |
49442 |
0 |
0 |
| T9 |
7064 |
2473 |
0 |
0 |
| T10 |
1452 |
204 |
0 |
0 |
| T14 |
5411 |
0 |
0 |
0 |
| T44 |
0 |
4485 |
0 |
0 |
| T45 |
0 |
1400 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25539198 |
270854 |
0 |
0 |
| T2 |
20503 |
557 |
0 |
0 |
| T3 |
2861 |
0 |
0 |
0 |
| T4 |
1091 |
10 |
0 |
0 |
| T5 |
4435 |
179 |
0 |
0 |
| T6 |
58746 |
1358 |
0 |
0 |
| T7 |
3274 |
0 |
0 |
0 |
| T8 |
106617 |
878 |
0 |
0 |
| T9 |
7064 |
0 |
0 |
0 |
| T10 |
1452 |
153 |
0 |
0 |
| T14 |
5411 |
0 |
0 |
0 |
| T15 |
0 |
4165 |
0 |
0 |
| T21 |
0 |
4540 |
0 |
0 |
| T23 |
0 |
712 |
0 |
0 |
| T45 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25539198 |
5877 |
0 |
0 |
| T2 |
20503 |
19 |
0 |
0 |
| T3 |
2861 |
0 |
0 |
0 |
| T4 |
1091 |
1 |
0 |
0 |
| T5 |
4435 |
7 |
0 |
0 |
| T6 |
58746 |
24 |
0 |
0 |
| T7 |
3274 |
0 |
0 |
0 |
| T8 |
106617 |
12 |
0 |
0 |
| T9 |
7064 |
0 |
0 |
0 |
| T10 |
1452 |
2 |
0 |
0 |
| T14 |
5411 |
0 |
0 |
0 |
| T15 |
0 |
71 |
0 |
0 |
| T21 |
0 |
119 |
0 |
0 |
| T23 |
0 |
21 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25539198 |
270858 |
0 |
0 |
| T2 |
20503 |
557 |
0 |
0 |
| T3 |
2861 |
0 |
0 |
0 |
| T4 |
1091 |
10 |
0 |
0 |
| T5 |
4435 |
179 |
0 |
0 |
| T6 |
58746 |
1358 |
0 |
0 |
| T7 |
3274 |
0 |
0 |
0 |
| T8 |
106617 |
885 |
0 |
0 |
| T9 |
7064 |
0 |
0 |
0 |
| T10 |
1452 |
153 |
0 |
0 |
| T14 |
5411 |
0 |
0 |
0 |
| T15 |
0 |
4165 |
0 |
0 |
| T21 |
0 |
4531 |
0 |
0 |
| T23 |
0 |
712 |
0 |
0 |
| T45 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25539198 |
10570495 |
0 |
0 |
| T2 |
20503 |
8313 |
0 |
0 |
| T3 |
2861 |
0 |
0 |
0 |
| T4 |
1091 |
846 |
0 |
0 |
| T5 |
4435 |
2355 |
0 |
0 |
| T6 |
58746 |
29557 |
0 |
0 |
| T7 |
3274 |
916 |
0 |
0 |
| T8 |
106617 |
49442 |
0 |
0 |
| T9 |
7064 |
2473 |
0 |
0 |
| T10 |
1452 |
204 |
0 |
0 |
| T14 |
5411 |
0 |
0 |
0 |
| T44 |
0 |
4485 |
0 |
0 |
| T45 |
0 |
1400 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25539198 |
270854 |
0 |
0 |
| T2 |
20503 |
557 |
0 |
0 |
| T3 |
2861 |
0 |
0 |
0 |
| T4 |
1091 |
10 |
0 |
0 |
| T5 |
4435 |
179 |
0 |
0 |
| T6 |
58746 |
1358 |
0 |
0 |
| T7 |
3274 |
0 |
0 |
0 |
| T8 |
106617 |
878 |
0 |
0 |
| T9 |
7064 |
0 |
0 |
0 |
| T10 |
1452 |
153 |
0 |
0 |
| T14 |
5411 |
0 |
0 |
0 |
| T15 |
0 |
4165 |
0 |
0 |
| T21 |
0 |
4540 |
0 |
0 |
| T23 |
0 |
712 |
0 |
0 |
| T45 |
0 |
10 |
0 |
0 |