Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T10,T14,T32 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4599883 |
12738 |
0 |
0 |
T3 |
2375 |
2 |
0 |
0 |
T4 |
264 |
0 |
0 |
0 |
T5 |
942 |
4 |
0 |
0 |
T6 |
543 |
3 |
0 |
0 |
T7 |
687 |
3 |
0 |
0 |
T8 |
358 |
0 |
0 |
0 |
T9 |
336 |
0 |
0 |
0 |
T10 |
6156 |
23 |
0 |
0 |
T13 |
2941 |
0 |
0 |
0 |
T14 |
0 |
95 |
0 |
0 |
T20 |
7935 |
22 |
0 |
0 |
T27 |
0 |
7 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T71 |
0 |
10 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4599883 |
158068 |
0 |
0 |
T3 |
2375 |
23 |
0 |
0 |
T4 |
264 |
0 |
0 |
0 |
T5 |
942 |
30 |
0 |
0 |
T6 |
543 |
26 |
0 |
0 |
T7 |
687 |
23 |
0 |
0 |
T8 |
358 |
0 |
0 |
0 |
T9 |
336 |
0 |
0 |
0 |
T10 |
6156 |
191 |
0 |
0 |
T13 |
2941 |
0 |
0 |
0 |
T14 |
0 |
806 |
0 |
0 |
T20 |
7935 |
284 |
0 |
0 |
T27 |
0 |
51 |
0 |
0 |
T29 |
0 |
50 |
0 |
0 |
T71 |
0 |
91 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4599883 |
12738 |
0 |
0 |
T3 |
2375 |
2 |
0 |
0 |
T4 |
264 |
0 |
0 |
0 |
T5 |
942 |
4 |
0 |
0 |
T6 |
543 |
3 |
0 |
0 |
T7 |
687 |
3 |
0 |
0 |
T8 |
358 |
0 |
0 |
0 |
T9 |
336 |
0 |
0 |
0 |
T10 |
6156 |
23 |
0 |
0 |
T13 |
2941 |
0 |
0 |
0 |
T14 |
0 |
95 |
0 |
0 |
T20 |
7935 |
22 |
0 |
0 |
T27 |
0 |
7 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T71 |
0 |
10 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4599883 |
158068 |
0 |
0 |
T3 |
2375 |
23 |
0 |
0 |
T4 |
264 |
0 |
0 |
0 |
T5 |
942 |
30 |
0 |
0 |
T6 |
543 |
26 |
0 |
0 |
T7 |
687 |
23 |
0 |
0 |
T8 |
358 |
0 |
0 |
0 |
T9 |
336 |
0 |
0 |
0 |
T10 |
6156 |
191 |
0 |
0 |
T13 |
2941 |
0 |
0 |
0 |
T14 |
0 |
806 |
0 |
0 |
T20 |
7935 |
284 |
0 |
0 |
T27 |
0 |
51 |
0 |
0 |
T29 |
0 |
50 |
0 |
0 |
T71 |
0 |
91 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4599883 |
3134 |
0 |
0 |
T6 |
543 |
2 |
0 |
0 |
T7 |
687 |
0 |
0 |
0 |
T8 |
358 |
0 |
0 |
0 |
T9 |
336 |
0 |
0 |
0 |
T10 |
6156 |
9 |
0 |
0 |
T11 |
662 |
0 |
0 |
0 |
T13 |
2941 |
0 |
0 |
0 |
T14 |
0 |
35 |
0 |
0 |
T15 |
351 |
3 |
0 |
0 |
T20 |
7935 |
0 |
0 |
0 |
T27 |
1202 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T71 |
0 |
3 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4599883 |
12738 |
0 |
0 |
T3 |
2375 |
2 |
0 |
0 |
T4 |
264 |
0 |
0 |
0 |
T5 |
942 |
4 |
0 |
0 |
T6 |
543 |
3 |
0 |
0 |
T7 |
687 |
3 |
0 |
0 |
T8 |
358 |
0 |
0 |
0 |
T9 |
336 |
0 |
0 |
0 |
T10 |
6156 |
23 |
0 |
0 |
T13 |
2941 |
0 |
0 |
0 |
T14 |
0 |
95 |
0 |
0 |
T20 |
7935 |
22 |
0 |
0 |
T27 |
0 |
7 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T71 |
0 |
10 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4599883 |
158068 |
0 |
0 |
T3 |
2375 |
23 |
0 |
0 |
T4 |
264 |
0 |
0 |
0 |
T5 |
942 |
30 |
0 |
0 |
T6 |
543 |
26 |
0 |
0 |
T7 |
687 |
23 |
0 |
0 |
T8 |
358 |
0 |
0 |
0 |
T9 |
336 |
0 |
0 |
0 |
T10 |
6156 |
191 |
0 |
0 |
T13 |
2941 |
0 |
0 |
0 |
T14 |
0 |
806 |
0 |
0 |
T20 |
7935 |
284 |
0 |
0 |
T27 |
0 |
51 |
0 |
0 |
T29 |
0 |
50 |
0 |
0 |
T71 |
0 |
91 |
0 |
0 |