Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T10,T32,T22 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4872973 |
13336 |
0 |
0 |
T1 |
2223 |
9 |
0 |
0 |
T2 |
5756 |
6 |
0 |
0 |
T3 |
6051 |
30 |
0 |
0 |
T4 |
380 |
0 |
0 |
0 |
T5 |
178 |
0 |
0 |
0 |
T6 |
394 |
0 |
0 |
0 |
T7 |
1913 |
6 |
0 |
0 |
T8 |
617 |
0 |
0 |
0 |
T9 |
442 |
0 |
0 |
0 |
T10 |
278 |
1 |
0 |
0 |
T22 |
0 |
186 |
0 |
0 |
T25 |
0 |
25 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
23 |
0 |
0 |
T51 |
0 |
9 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4872973 |
168308 |
0 |
0 |
T1 |
2223 |
80 |
0 |
0 |
T2 |
5756 |
241 |
0 |
0 |
T3 |
6051 |
242 |
0 |
0 |
T4 |
380 |
0 |
0 |
0 |
T5 |
178 |
0 |
0 |
0 |
T6 |
394 |
0 |
0 |
0 |
T7 |
1913 |
58 |
0 |
0 |
T8 |
617 |
0 |
0 |
0 |
T9 |
442 |
0 |
0 |
0 |
T10 |
278 |
15 |
0 |
0 |
T22 |
0 |
7249 |
0 |
0 |
T25 |
0 |
316 |
0 |
0 |
T31 |
0 |
9 |
0 |
0 |
T32 |
0 |
230 |
0 |
0 |
T51 |
0 |
75 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4872973 |
13336 |
0 |
0 |
T1 |
2223 |
9 |
0 |
0 |
T2 |
5756 |
6 |
0 |
0 |
T3 |
6051 |
30 |
0 |
0 |
T4 |
380 |
0 |
0 |
0 |
T5 |
178 |
0 |
0 |
0 |
T6 |
394 |
0 |
0 |
0 |
T7 |
1913 |
6 |
0 |
0 |
T8 |
617 |
0 |
0 |
0 |
T9 |
442 |
0 |
0 |
0 |
T10 |
278 |
1 |
0 |
0 |
T22 |
0 |
186 |
0 |
0 |
T25 |
0 |
25 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
23 |
0 |
0 |
T51 |
0 |
9 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4872973 |
168308 |
0 |
0 |
T1 |
2223 |
80 |
0 |
0 |
T2 |
5756 |
241 |
0 |
0 |
T3 |
6051 |
242 |
0 |
0 |
T4 |
380 |
0 |
0 |
0 |
T5 |
178 |
0 |
0 |
0 |
T6 |
394 |
0 |
0 |
0 |
T7 |
1913 |
58 |
0 |
0 |
T8 |
617 |
0 |
0 |
0 |
T9 |
442 |
0 |
0 |
0 |
T10 |
278 |
15 |
0 |
0 |
T22 |
0 |
7249 |
0 |
0 |
T25 |
0 |
316 |
0 |
0 |
T31 |
0 |
9 |
0 |
0 |
T32 |
0 |
230 |
0 |
0 |
T51 |
0 |
75 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4872973 |
3343 |
0 |
0 |
T1 |
2223 |
1 |
0 |
0 |
T2 |
5756 |
3 |
0 |
0 |
T3 |
6051 |
0 |
0 |
0 |
T4 |
380 |
2 |
0 |
0 |
T5 |
178 |
0 |
0 |
0 |
T6 |
394 |
0 |
0 |
0 |
T7 |
1913 |
1 |
0 |
0 |
T8 |
617 |
0 |
0 |
0 |
T9 |
442 |
0 |
0 |
0 |
T10 |
278 |
0 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
T16 |
0 |
3 |
0 |
0 |
T22 |
0 |
96 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
10 |
0 |
0 |
T75 |
0 |
4 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4872973 |
13336 |
0 |
0 |
T1 |
2223 |
9 |
0 |
0 |
T2 |
5756 |
6 |
0 |
0 |
T3 |
6051 |
30 |
0 |
0 |
T4 |
380 |
0 |
0 |
0 |
T5 |
178 |
0 |
0 |
0 |
T6 |
394 |
0 |
0 |
0 |
T7 |
1913 |
6 |
0 |
0 |
T8 |
617 |
0 |
0 |
0 |
T9 |
442 |
0 |
0 |
0 |
T10 |
278 |
1 |
0 |
0 |
T22 |
0 |
186 |
0 |
0 |
T25 |
0 |
25 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
23 |
0 |
0 |
T51 |
0 |
9 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4872973 |
168308 |
0 |
0 |
T1 |
2223 |
80 |
0 |
0 |
T2 |
5756 |
241 |
0 |
0 |
T3 |
6051 |
242 |
0 |
0 |
T4 |
380 |
0 |
0 |
0 |
T5 |
178 |
0 |
0 |
0 |
T6 |
394 |
0 |
0 |
0 |
T7 |
1913 |
58 |
0 |
0 |
T8 |
617 |
0 |
0 |
0 |
T9 |
442 |
0 |
0 |
0 |
T10 |
278 |
15 |
0 |
0 |
T22 |
0 |
7249 |
0 |
0 |
T25 |
0 |
316 |
0 |
0 |
T31 |
0 |
9 |
0 |
0 |
T32 |
0 |
230 |
0 |
0 |
T51 |
0 |
75 |
0 |
0 |