Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T3,T4,T6 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20376929 |
5368 |
0 |
0 |
| T1 |
1142 |
1 |
0 |
0 |
| T2 |
6513 |
0 |
0 |
0 |
| T3 |
36881 |
24 |
0 |
0 |
| T4 |
4420 |
4 |
0 |
0 |
| T5 |
2808 |
0 |
0 |
0 |
| T6 |
62078 |
22 |
0 |
0 |
| T7 |
2748 |
0 |
0 |
0 |
| T8 |
864 |
0 |
0 |
0 |
| T9 |
16711 |
0 |
0 |
0 |
| T10 |
7551 |
0 |
0 |
0 |
| T14 |
0 |
95 |
0 |
0 |
| T15 |
0 |
50 |
0 |
0 |
| T36 |
0 |
9 |
0 |
0 |
| T37 |
0 |
3 |
0 |
0 |
| T38 |
0 |
24 |
0 |
0 |
| T39 |
0 |
18 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20376929 |
239091 |
0 |
0 |
| T1 |
1142 |
14 |
0 |
0 |
| T2 |
6513 |
0 |
0 |
0 |
| T3 |
36881 |
943 |
0 |
0 |
| T4 |
4420 |
172 |
0 |
0 |
| T5 |
2808 |
0 |
0 |
0 |
| T6 |
62078 |
1443 |
0 |
0 |
| T7 |
2748 |
0 |
0 |
0 |
| T8 |
864 |
0 |
0 |
0 |
| T9 |
16711 |
0 |
0 |
0 |
| T10 |
7551 |
0 |
0 |
0 |
| T14 |
0 |
5979 |
0 |
0 |
| T15 |
0 |
1103 |
0 |
0 |
| T36 |
0 |
244 |
0 |
0 |
| T37 |
0 |
112 |
0 |
0 |
| T38 |
0 |
1330 |
0 |
0 |
| T39 |
0 |
562 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20376929 |
8340489 |
0 |
0 |
| T1 |
1142 |
876 |
0 |
0 |
| T2 |
6513 |
4018 |
0 |
0 |
| T3 |
36881 |
21763 |
0 |
0 |
| T4 |
4420 |
2368 |
0 |
0 |
| T5 |
2808 |
0 |
0 |
0 |
| T6 |
62078 |
30852 |
0 |
0 |
| T7 |
2748 |
0 |
0 |
0 |
| T8 |
864 |
0 |
0 |
0 |
| T9 |
16711 |
8665 |
0 |
0 |
| T10 |
7551 |
0 |
0 |
0 |
| T36 |
0 |
1952 |
0 |
0 |
| T37 |
0 |
4734 |
0 |
0 |
| T38 |
0 |
37992 |
0 |
0 |
| T39 |
0 |
14895 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20376929 |
239091 |
0 |
0 |
| T1 |
1142 |
14 |
0 |
0 |
| T2 |
6513 |
0 |
0 |
0 |
| T3 |
36881 |
943 |
0 |
0 |
| T4 |
4420 |
172 |
0 |
0 |
| T5 |
2808 |
0 |
0 |
0 |
| T6 |
62078 |
1443 |
0 |
0 |
| T7 |
2748 |
0 |
0 |
0 |
| T8 |
864 |
0 |
0 |
0 |
| T9 |
16711 |
0 |
0 |
0 |
| T10 |
7551 |
0 |
0 |
0 |
| T14 |
0 |
5972 |
0 |
0 |
| T15 |
0 |
1103 |
0 |
0 |
| T36 |
0 |
244 |
0 |
0 |
| T37 |
0 |
112 |
0 |
0 |
| T38 |
0 |
1333 |
0 |
0 |
| T39 |
0 |
562 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20376929 |
5368 |
0 |
0 |
| T1 |
1142 |
1 |
0 |
0 |
| T2 |
6513 |
0 |
0 |
0 |
| T3 |
36881 |
24 |
0 |
0 |
| T4 |
4420 |
4 |
0 |
0 |
| T5 |
2808 |
0 |
0 |
0 |
| T6 |
62078 |
22 |
0 |
0 |
| T7 |
2748 |
0 |
0 |
0 |
| T8 |
864 |
0 |
0 |
0 |
| T9 |
16711 |
0 |
0 |
0 |
| T10 |
7551 |
0 |
0 |
0 |
| T14 |
0 |
95 |
0 |
0 |
| T15 |
0 |
50 |
0 |
0 |
| T36 |
0 |
9 |
0 |
0 |
| T37 |
0 |
3 |
0 |
0 |
| T38 |
0 |
24 |
0 |
0 |
| T39 |
0 |
18 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20376929 |
239091 |
0 |
0 |
| T1 |
1142 |
14 |
0 |
0 |
| T2 |
6513 |
0 |
0 |
0 |
| T3 |
36881 |
943 |
0 |
0 |
| T4 |
4420 |
172 |
0 |
0 |
| T5 |
2808 |
0 |
0 |
0 |
| T6 |
62078 |
1443 |
0 |
0 |
| T7 |
2748 |
0 |
0 |
0 |
| T8 |
864 |
0 |
0 |
0 |
| T9 |
16711 |
0 |
0 |
0 |
| T10 |
7551 |
0 |
0 |
0 |
| T14 |
0 |
5979 |
0 |
0 |
| T15 |
0 |
1103 |
0 |
0 |
| T36 |
0 |
244 |
0 |
0 |
| T37 |
0 |
112 |
0 |
0 |
| T38 |
0 |
1330 |
0 |
0 |
| T39 |
0 |
562 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20376929 |
8340489 |
0 |
0 |
| T1 |
1142 |
876 |
0 |
0 |
| T2 |
6513 |
4018 |
0 |
0 |
| T3 |
36881 |
21763 |
0 |
0 |
| T4 |
4420 |
2368 |
0 |
0 |
| T5 |
2808 |
0 |
0 |
0 |
| T6 |
62078 |
30852 |
0 |
0 |
| T7 |
2748 |
0 |
0 |
0 |
| T8 |
864 |
0 |
0 |
0 |
| T9 |
16711 |
8665 |
0 |
0 |
| T10 |
7551 |
0 |
0 |
0 |
| T36 |
0 |
1952 |
0 |
0 |
| T37 |
0 |
4734 |
0 |
0 |
| T38 |
0 |
37992 |
0 |
0 |
| T39 |
0 |
14895 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20376929 |
239091 |
0 |
0 |
| T1 |
1142 |
14 |
0 |
0 |
| T2 |
6513 |
0 |
0 |
0 |
| T3 |
36881 |
943 |
0 |
0 |
| T4 |
4420 |
172 |
0 |
0 |
| T5 |
2808 |
0 |
0 |
0 |
| T6 |
62078 |
1443 |
0 |
0 |
| T7 |
2748 |
0 |
0 |
0 |
| T8 |
864 |
0 |
0 |
0 |
| T9 |
16711 |
0 |
0 |
0 |
| T10 |
7551 |
0 |
0 |
0 |
| T14 |
0 |
5972 |
0 |
0 |
| T15 |
0 |
1103 |
0 |
0 |
| T36 |
0 |
244 |
0 |
0 |
| T37 |
0 |
112 |
0 |
0 |
| T38 |
0 |
1333 |
0 |
0 |
| T39 |
0 |
562 |
0 |
0 |