Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T7,T8 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T9,T44,T38 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5439743 |
14788 |
0 |
0 |
T2 |
883 |
7 |
0 |
0 |
T3 |
312 |
0 |
0 |
0 |
T4 |
707 |
0 |
0 |
0 |
T5 |
470 |
0 |
0 |
0 |
T6 |
270 |
0 |
0 |
0 |
T7 |
1742 |
8 |
0 |
0 |
T8 |
389 |
1 |
0 |
0 |
T9 |
67179 |
141 |
0 |
0 |
T10 |
619 |
0 |
0 |
0 |
T24 |
0 |
27 |
0 |
0 |
T38 |
0 |
26 |
0 |
0 |
T39 |
0 |
7 |
0 |
0 |
T44 |
486 |
0 |
0 |
0 |
T54 |
0 |
7 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T76 |
0 |
4 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5439743 |
184648 |
0 |
0 |
T2 |
883 |
53 |
0 |
0 |
T3 |
312 |
0 |
0 |
0 |
T4 |
707 |
0 |
0 |
0 |
T5 |
470 |
0 |
0 |
0 |
T6 |
270 |
0 |
0 |
0 |
T7 |
1742 |
60 |
0 |
0 |
T8 |
389 |
13 |
0 |
0 |
T9 |
67179 |
1834 |
0 |
0 |
T10 |
619 |
0 |
0 |
0 |
T38 |
0 |
223 |
0 |
0 |
T39 |
0 |
89 |
0 |
0 |
T44 |
486 |
23 |
0 |
0 |
T54 |
0 |
55 |
0 |
0 |
T58 |
0 |
78 |
0 |
0 |
T76 |
0 |
30 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5439743 |
14788 |
0 |
0 |
T2 |
883 |
7 |
0 |
0 |
T3 |
312 |
0 |
0 |
0 |
T4 |
707 |
0 |
0 |
0 |
T5 |
470 |
0 |
0 |
0 |
T6 |
270 |
0 |
0 |
0 |
T7 |
1742 |
8 |
0 |
0 |
T8 |
389 |
1 |
0 |
0 |
T9 |
67179 |
141 |
0 |
0 |
T10 |
619 |
0 |
0 |
0 |
T24 |
0 |
27 |
0 |
0 |
T38 |
0 |
26 |
0 |
0 |
T39 |
0 |
7 |
0 |
0 |
T44 |
486 |
0 |
0 |
0 |
T54 |
0 |
7 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T76 |
0 |
4 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5439743 |
184648 |
0 |
0 |
T2 |
883 |
53 |
0 |
0 |
T3 |
312 |
0 |
0 |
0 |
T4 |
707 |
0 |
0 |
0 |
T5 |
470 |
0 |
0 |
0 |
T6 |
270 |
0 |
0 |
0 |
T7 |
1742 |
60 |
0 |
0 |
T8 |
389 |
13 |
0 |
0 |
T9 |
67179 |
1834 |
0 |
0 |
T10 |
619 |
0 |
0 |
0 |
T38 |
0 |
223 |
0 |
0 |
T39 |
0 |
89 |
0 |
0 |
T44 |
486 |
23 |
0 |
0 |
T54 |
0 |
55 |
0 |
0 |
T58 |
0 |
78 |
0 |
0 |
T76 |
0 |
30 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5439743 |
3627 |
0 |
0 |
T9 |
67179 |
32 |
0 |
0 |
T10 |
619 |
0 |
0 |
0 |
T11 |
197 |
0 |
0 |
0 |
T12 |
203 |
0 |
0 |
0 |
T15 |
0 |
61 |
0 |
0 |
T23 |
0 |
10 |
0 |
0 |
T36 |
685 |
0 |
0 |
0 |
T37 |
1057 |
0 |
0 |
0 |
T38 |
6288 |
0 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T41 |
454 |
0 |
0 |
0 |
T42 |
202 |
0 |
0 |
0 |
T44 |
486 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T77 |
0 |
1 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5439743 |
14788 |
0 |
0 |
T2 |
883 |
7 |
0 |
0 |
T3 |
312 |
0 |
0 |
0 |
T4 |
707 |
0 |
0 |
0 |
T5 |
470 |
0 |
0 |
0 |
T6 |
270 |
0 |
0 |
0 |
T7 |
1742 |
8 |
0 |
0 |
T8 |
389 |
1 |
0 |
0 |
T9 |
67179 |
141 |
0 |
0 |
T10 |
619 |
0 |
0 |
0 |
T24 |
0 |
27 |
0 |
0 |
T38 |
0 |
26 |
0 |
0 |
T39 |
0 |
7 |
0 |
0 |
T44 |
486 |
0 |
0 |
0 |
T54 |
0 |
7 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T76 |
0 |
4 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5439743 |
184648 |
0 |
0 |
T2 |
883 |
53 |
0 |
0 |
T3 |
312 |
0 |
0 |
0 |
T4 |
707 |
0 |
0 |
0 |
T5 |
470 |
0 |
0 |
0 |
T6 |
270 |
0 |
0 |
0 |
T7 |
1742 |
60 |
0 |
0 |
T8 |
389 |
13 |
0 |
0 |
T9 |
67179 |
1834 |
0 |
0 |
T10 |
619 |
0 |
0 |
0 |
T38 |
0 |
223 |
0 |
0 |
T39 |
0 |
89 |
0 |
0 |
T44 |
486 |
23 |
0 |
0 |
T54 |
0 |
55 |
0 |
0 |
T58 |
0 |
78 |
0 |
0 |
T76 |
0 |
30 |
0 |
0 |