Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T10,T24 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4730312 |
14054 |
0 |
0 |
T5 |
7213 |
26 |
0 |
0 |
T6 |
7449 |
25 |
0 |
0 |
T7 |
740 |
0 |
0 |
0 |
T8 |
213 |
1 |
0 |
0 |
T9 |
663 |
0 |
0 |
0 |
T10 |
6135 |
24 |
0 |
0 |
T14 |
1077 |
0 |
0 |
0 |
T24 |
8828 |
22 |
0 |
0 |
T25 |
0 |
23 |
0 |
0 |
T26 |
0 |
9 |
0 |
0 |
T40 |
726 |
1 |
0 |
0 |
T60 |
0 |
8 |
0 |
0 |
T61 |
0 |
7 |
0 |
0 |
T88 |
209 |
0 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4730312 |
163655 |
0 |
0 |
T5 |
7213 |
252 |
0 |
0 |
T6 |
7449 |
326 |
0 |
0 |
T7 |
740 |
0 |
0 |
0 |
T8 |
213 |
9 |
0 |
0 |
T9 |
663 |
0 |
0 |
0 |
T10 |
6135 |
197 |
0 |
0 |
T14 |
1077 |
0 |
0 |
0 |
T24 |
8828 |
308 |
0 |
0 |
T25 |
0 |
182 |
0 |
0 |
T26 |
0 |
83 |
0 |
0 |
T40 |
726 |
9 |
0 |
0 |
T60 |
0 |
107 |
0 |
0 |
T61 |
0 |
92 |
0 |
0 |
T88 |
209 |
0 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4730312 |
14054 |
0 |
0 |
T5 |
7213 |
26 |
0 |
0 |
T6 |
7449 |
25 |
0 |
0 |
T7 |
740 |
0 |
0 |
0 |
T8 |
213 |
1 |
0 |
0 |
T9 |
663 |
0 |
0 |
0 |
T10 |
6135 |
24 |
0 |
0 |
T14 |
1077 |
0 |
0 |
0 |
T24 |
8828 |
22 |
0 |
0 |
T25 |
0 |
23 |
0 |
0 |
T26 |
0 |
9 |
0 |
0 |
T40 |
726 |
1 |
0 |
0 |
T60 |
0 |
8 |
0 |
0 |
T61 |
0 |
7 |
0 |
0 |
T88 |
209 |
0 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4730312 |
163655 |
0 |
0 |
T5 |
7213 |
252 |
0 |
0 |
T6 |
7449 |
326 |
0 |
0 |
T7 |
740 |
0 |
0 |
0 |
T8 |
213 |
9 |
0 |
0 |
T9 |
663 |
0 |
0 |
0 |
T10 |
6135 |
197 |
0 |
0 |
T14 |
1077 |
0 |
0 |
0 |
T24 |
8828 |
308 |
0 |
0 |
T25 |
0 |
182 |
0 |
0 |
T26 |
0 |
83 |
0 |
0 |
T40 |
726 |
9 |
0 |
0 |
T60 |
0 |
107 |
0 |
0 |
T61 |
0 |
92 |
0 |
0 |
T88 |
209 |
0 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4730312 |
3214 |
0 |
0 |
T1 |
310 |
1 |
0 |
0 |
T2 |
648 |
0 |
0 |
0 |
T3 |
1053 |
0 |
0 |
0 |
T4 |
510 |
0 |
0 |
0 |
T5 |
7213 |
0 |
0 |
0 |
T6 |
7449 |
2 |
0 |
0 |
T7 |
740 |
0 |
0 |
0 |
T8 |
213 |
0 |
0 |
0 |
T9 |
663 |
0 |
0 |
0 |
T10 |
6135 |
0 |
0 |
0 |
T16 |
0 |
62 |
0 |
0 |
T17 |
0 |
9 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T60 |
0 |
4 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T89 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4730312 |
14054 |
0 |
0 |
T5 |
7213 |
26 |
0 |
0 |
T6 |
7449 |
25 |
0 |
0 |
T7 |
740 |
0 |
0 |
0 |
T8 |
213 |
1 |
0 |
0 |
T9 |
663 |
0 |
0 |
0 |
T10 |
6135 |
24 |
0 |
0 |
T14 |
1077 |
0 |
0 |
0 |
T24 |
8828 |
22 |
0 |
0 |
T25 |
0 |
23 |
0 |
0 |
T26 |
0 |
9 |
0 |
0 |
T40 |
726 |
1 |
0 |
0 |
T60 |
0 |
8 |
0 |
0 |
T61 |
0 |
7 |
0 |
0 |
T88 |
209 |
0 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4730312 |
163655 |
0 |
0 |
T5 |
7213 |
252 |
0 |
0 |
T6 |
7449 |
326 |
0 |
0 |
T7 |
740 |
0 |
0 |
0 |
T8 |
213 |
9 |
0 |
0 |
T9 |
663 |
0 |
0 |
0 |
T10 |
6135 |
197 |
0 |
0 |
T14 |
1077 |
0 |
0 |
0 |
T24 |
8828 |
308 |
0 |
0 |
T25 |
0 |
182 |
0 |
0 |
T26 |
0 |
83 |
0 |
0 |
T40 |
726 |
9 |
0 |
0 |
T60 |
0 |
107 |
0 |
0 |
T61 |
0 |
92 |
0 |
0 |
T88 |
209 |
0 |
0 |
0 |