Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4656 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
auto[1] |
45 |
1 |
|
|
T12 |
1 |
|
T32 |
1 |
|
T95 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4630 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
auto[1] |
71 |
1 |
|
|
T11 |
1 |
|
T55 |
1 |
|
T59 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3723 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
2 |
auto[1] |
978 |
1 |
|
|
T3 |
1 |
|
T7 |
11 |
|
T8 |
6 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4043 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
auto[1] |
658 |
1 |
|
|
T11 |
1 |
|
T12 |
1 |
|
T13 |
12 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3437 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
2 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
273 |
1 |
|
|
T13 |
6 |
|
T14 |
4 |
|
T16 |
13 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
606 |
1 |
|
|
T3 |
1 |
|
T7 |
11 |
|
T8 |
6 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
301 |
1 |
|
|
T13 |
6 |
|
T14 |
12 |
|
T16 |
7 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
13 |
1 |
|
|
T12 |
1 |
|
T52 |
1 |
|
T26 |
2 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
32 |
1 |
|
|
T32 |
1 |
|
T95 |
1 |
|
T26 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4660 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
auto[1] |
41 |
1 |
|
|
T55 |
1 |
|
T32 |
1 |
|
T94 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4630 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
auto[1] |
71 |
1 |
|
|
T11 |
1 |
|
T55 |
1 |
|
T59 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3723 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
2 |
auto[1] |
978 |
1 |
|
|
T3 |
1 |
|
T7 |
11 |
|
T8 |
6 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4043 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
auto[1] |
658 |
1 |
|
|
T11 |
1 |
|
T12 |
1 |
|
T13 |
12 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3437 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
2 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
279 |
1 |
|
|
T12 |
1 |
|
T13 |
6 |
|
T14 |
4 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
606 |
1 |
|
|
T3 |
1 |
|
T7 |
11 |
|
T8 |
6 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
301 |
1 |
|
|
T13 |
6 |
|
T14 |
12 |
|
T16 |
7 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
7 |
1 |
|
|
T52 |
1 |
|
T26 |
2 |
|
T56 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
34 |
1 |
|
|
T55 |
1 |
|
T32 |
1 |
|
T94 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4658 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
auto[1] |
43 |
1 |
|
|
T55 |
1 |
|
T59 |
1 |
|
T95 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4630 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
auto[1] |
71 |
1 |
|
|
T11 |
1 |
|
T55 |
1 |
|
T59 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3723 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
2 |
auto[1] |
978 |
1 |
|
|
T3 |
1 |
|
T7 |
11 |
|
T8 |
6 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4043 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
auto[1] |
658 |
1 |
|
|
T11 |
1 |
|
T12 |
1 |
|
T13 |
12 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3437 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
2 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
278 |
1 |
|
|
T12 |
1 |
|
T13 |
6 |
|
T14 |
4 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
606 |
1 |
|
|
T3 |
1 |
|
T7 |
11 |
|
T8 |
6 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
301 |
1 |
|
|
T13 |
6 |
|
T14 |
12 |
|
T16 |
7 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
8 |
1 |
|
|
T26 |
1 |
|
T141 |
1 |
|
T56 |
2 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
35 |
1 |
|
|
T55 |
1 |
|
T59 |
1 |
|
T95 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4659 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
auto[1] |
42 |
1 |
|
|
T12 |
1 |
|
T32 |
1 |
|
T33 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4630 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
auto[1] |
71 |
1 |
|
|
T11 |
1 |
|
T55 |
1 |
|
T59 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3723 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
2 |
auto[1] |
978 |
1 |
|
|
T3 |
1 |
|
T7 |
11 |
|
T8 |
6 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4043 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
auto[1] |
658 |
1 |
|
|
T11 |
1 |
|
T12 |
1 |
|
T13 |
12 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3437 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
2 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
275 |
1 |
|
|
T13 |
6 |
|
T14 |
4 |
|
T16 |
13 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
606 |
1 |
|
|
T3 |
1 |
|
T7 |
11 |
|
T8 |
6 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
301 |
1 |
|
|
T13 |
6 |
|
T14 |
12 |
|
T16 |
7 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
11 |
1 |
|
|
T12 |
1 |
|
T52 |
1 |
|
T26 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
31 |
1 |
|
|
T32 |
1 |
|
T33 |
1 |
|
T95 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4657 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
auto[1] |
44 |
1 |
|
|
T11 |
1 |
|
T12 |
1 |
|
T59 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4630 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
auto[1] |
71 |
1 |
|
|
T11 |
1 |
|
T55 |
1 |
|
T59 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3723 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
2 |
auto[1] |
978 |
1 |
|
|
T3 |
1 |
|
T7 |
11 |
|
T8 |
6 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4043 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
auto[1] |
658 |
1 |
|
|
T11 |
1 |
|
T12 |
1 |
|
T13 |
12 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3437 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
2 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
280 |
1 |
|
|
T13 |
6 |
|
T14 |
4 |
|
T16 |
13 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
606 |
1 |
|
|
T3 |
1 |
|
T7 |
11 |
|
T8 |
6 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
301 |
1 |
|
|
T13 |
6 |
|
T14 |
12 |
|
T16 |
7 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
6 |
1 |
|
|
T12 |
1 |
|
T52 |
1 |
|
T26 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
38 |
1 |
|
|
T11 |
1 |
|
T59 |
1 |
|
T32 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4664 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
auto[1] |
37 |
1 |
|
|
T55 |
1 |
|
T59 |
1 |
|
T33 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4630 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
auto[1] |
71 |
1 |
|
|
T11 |
1 |
|
T55 |
1 |
|
T59 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3723 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
2 |
auto[1] |
978 |
1 |
|
|
T3 |
1 |
|
T7 |
11 |
|
T8 |
6 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4043 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
3 |
auto[1] |
658 |
1 |
|
|
T11 |
1 |
|
T12 |
1 |
|
T13 |
12 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3437 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
2 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
280 |
1 |
|
|
T12 |
1 |
|
T13 |
6 |
|
T14 |
4 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
606 |
1 |
|
|
T3 |
1 |
|
T7 |
11 |
|
T8 |
6 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
301 |
1 |
|
|
T13 |
6 |
|
T14 |
12 |
|
T16 |
7 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
6 |
1 |
|
|
T26 |
1 |
|
T141 |
1 |
|
T142 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
31 |
1 |
|
|
T55 |
1 |
|
T59 |
1 |
|
T33 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |