Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T15 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T15,T29,T50 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2263013 |
146 |
0 |
0 |
T11 |
1206 |
1 |
0 |
0 |
T12 |
869 |
0 |
0 |
0 |
T15 |
2018 |
1 |
0 |
0 |
T18 |
2776 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T41 |
3012 |
0 |
0 |
0 |
T42 |
2584 |
0 |
0 |
0 |
T48 |
15247 |
0 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T72 |
918 |
0 |
0 |
0 |
T92 |
2247 |
0 |
0 |
0 |
T93 |
14878 |
0 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2263013 |
14426 |
0 |
0 |
T11 |
1206 |
13 |
0 |
0 |
T12 |
869 |
0 |
0 |
0 |
T15 |
2018 |
117 |
0 |
0 |
T18 |
2776 |
0 |
0 |
0 |
T29 |
0 |
267 |
0 |
0 |
T32 |
0 |
11 |
0 |
0 |
T33 |
0 |
13 |
0 |
0 |
T41 |
3012 |
0 |
0 |
0 |
T42 |
2584 |
0 |
0 |
0 |
T48 |
15247 |
0 |
0 |
0 |
T50 |
0 |
600 |
0 |
0 |
T51 |
0 |
289 |
0 |
0 |
T55 |
0 |
9 |
0 |
0 |
T58 |
0 |
126 |
0 |
0 |
T59 |
0 |
13 |
0 |
0 |
T72 |
918 |
0 |
0 |
0 |
T92 |
2247 |
0 |
0 |
0 |
T93 |
14878 |
0 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2263013 |
161253 |
0 |
0 |
T11 |
1206 |
895 |
0 |
0 |
T12 |
869 |
671 |
0 |
0 |
T13 |
0 |
1441 |
0 |
0 |
T14 |
0 |
639 |
0 |
0 |
T15 |
2018 |
104 |
0 |
0 |
T16 |
0 |
1876 |
0 |
0 |
T18 |
2776 |
0 |
0 |
0 |
T29 |
0 |
778 |
0 |
0 |
T41 |
3012 |
0 |
0 |
0 |
T42 |
2584 |
0 |
0 |
0 |
T48 |
15247 |
0 |
0 |
0 |
T50 |
0 |
1288 |
0 |
0 |
T51 |
0 |
673 |
0 |
0 |
T55 |
0 |
1045 |
0 |
0 |
T72 |
918 |
0 |
0 |
0 |
T92 |
2247 |
0 |
0 |
0 |
T93 |
14878 |
0 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2263013 |
14426 |
0 |
0 |
T11 |
1206 |
13 |
0 |
0 |
T12 |
869 |
0 |
0 |
0 |
T15 |
2018 |
117 |
0 |
0 |
T18 |
2776 |
0 |
0 |
0 |
T29 |
0 |
267 |
0 |
0 |
T32 |
0 |
11 |
0 |
0 |
T33 |
0 |
13 |
0 |
0 |
T41 |
3012 |
0 |
0 |
0 |
T42 |
2584 |
0 |
0 |
0 |
T48 |
15247 |
0 |
0 |
0 |
T50 |
0 |
600 |
0 |
0 |
T51 |
0 |
289 |
0 |
0 |
T55 |
0 |
9 |
0 |
0 |
T58 |
0 |
126 |
0 |
0 |
T59 |
0 |
13 |
0 |
0 |
T72 |
918 |
0 |
0 |
0 |
T92 |
2247 |
0 |
0 |
0 |
T93 |
14878 |
0 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2263013 |
146 |
0 |
0 |
T11 |
1206 |
1 |
0 |
0 |
T12 |
869 |
0 |
0 |
0 |
T15 |
2018 |
1 |
0 |
0 |
T18 |
2776 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T41 |
3012 |
0 |
0 |
0 |
T42 |
2584 |
0 |
0 |
0 |
T48 |
15247 |
0 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T72 |
918 |
0 |
0 |
0 |
T92 |
2247 |
0 |
0 |
0 |
T93 |
14878 |
0 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2263013 |
14426 |
0 |
0 |
T11 |
1206 |
13 |
0 |
0 |
T12 |
869 |
0 |
0 |
0 |
T15 |
2018 |
117 |
0 |
0 |
T18 |
2776 |
0 |
0 |
0 |
T29 |
0 |
267 |
0 |
0 |
T32 |
0 |
11 |
0 |
0 |
T33 |
0 |
13 |
0 |
0 |
T41 |
3012 |
0 |
0 |
0 |
T42 |
2584 |
0 |
0 |
0 |
T48 |
15247 |
0 |
0 |
0 |
T50 |
0 |
600 |
0 |
0 |
T51 |
0 |
289 |
0 |
0 |
T55 |
0 |
9 |
0 |
0 |
T58 |
0 |
126 |
0 |
0 |
T59 |
0 |
13 |
0 |
0 |
T72 |
918 |
0 |
0 |
0 |
T92 |
2247 |
0 |
0 |
0 |
T93 |
14878 |
0 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2263013 |
161253 |
0 |
0 |
T11 |
1206 |
895 |
0 |
0 |
T12 |
869 |
671 |
0 |
0 |
T13 |
0 |
1441 |
0 |
0 |
T14 |
0 |
639 |
0 |
0 |
T15 |
2018 |
104 |
0 |
0 |
T16 |
0 |
1876 |
0 |
0 |
T18 |
2776 |
0 |
0 |
0 |
T29 |
0 |
778 |
0 |
0 |
T41 |
3012 |
0 |
0 |
0 |
T42 |
2584 |
0 |
0 |
0 |
T48 |
15247 |
0 |
0 |
0 |
T50 |
0 |
1288 |
0 |
0 |
T51 |
0 |
673 |
0 |
0 |
T55 |
0 |
1045 |
0 |
0 |
T72 |
918 |
0 |
0 |
0 |
T92 |
2247 |
0 |
0 |
0 |
T93 |
14878 |
0 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2263013 |
14426 |
0 |
0 |
T11 |
1206 |
13 |
0 |
0 |
T12 |
869 |
0 |
0 |
0 |
T15 |
2018 |
117 |
0 |
0 |
T18 |
2776 |
0 |
0 |
0 |
T29 |
0 |
267 |
0 |
0 |
T32 |
0 |
11 |
0 |
0 |
T33 |
0 |
13 |
0 |
0 |
T41 |
3012 |
0 |
0 |
0 |
T42 |
2584 |
0 |
0 |
0 |
T48 |
15247 |
0 |
0 |
0 |
T50 |
0 |
600 |
0 |
0 |
T51 |
0 |
289 |
0 |
0 |
T55 |
0 |
9 |
0 |
0 |
T58 |
0 |
126 |
0 |
0 |
T59 |
0 |
13 |
0 |
0 |
T72 |
918 |
0 |
0 |
0 |
T92 |
2247 |
0 |
0 |
0 |
T93 |
14878 |
0 |
0 |
0 |