Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T11,T12,T15 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T15,T29,T50 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
318985 |
84 |
0 |
0 |
| T11 |
390 |
1 |
0 |
0 |
| T12 |
624 |
1 |
0 |
0 |
| T15 |
348 |
0 |
0 |
0 |
| T18 |
259 |
0 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T32 |
0 |
1 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
| T41 |
1220 |
0 |
0 |
0 |
| T42 |
3823 |
0 |
0 |
0 |
| T48 |
783 |
0 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T72 |
280 |
0 |
0 |
0 |
| T92 |
652 |
0 |
0 |
0 |
| T93 |
721 |
0 |
0 |
0 |
| T94 |
0 |
1 |
0 |
0 |
| T95 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
318985 |
2512 |
0 |
0 |
| T11 |
390 |
14 |
0 |
0 |
| T12 |
624 |
23 |
0 |
0 |
| T15 |
348 |
11 |
0 |
0 |
| T18 |
259 |
0 |
0 |
0 |
| T29 |
0 |
72 |
0 |
0 |
| T32 |
0 |
7 |
0 |
0 |
| T33 |
0 |
9 |
0 |
0 |
| T41 |
1220 |
0 |
0 |
0 |
| T42 |
3823 |
0 |
0 |
0 |
| T48 |
783 |
0 |
0 |
0 |
| T50 |
0 |
33 |
0 |
0 |
| T51 |
0 |
18 |
0 |
0 |
| T55 |
0 |
14 |
0 |
0 |
| T59 |
0 |
7 |
0 |
0 |
| T72 |
280 |
0 |
0 |
0 |
| T92 |
652 |
0 |
0 |
0 |
| T93 |
721 |
0 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
318985 |
84 |
0 |
0 |
| T11 |
390 |
1 |
0 |
0 |
| T12 |
624 |
1 |
0 |
0 |
| T15 |
348 |
0 |
0 |
0 |
| T18 |
259 |
0 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T32 |
0 |
1 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
| T41 |
1220 |
0 |
0 |
0 |
| T42 |
3823 |
0 |
0 |
0 |
| T48 |
783 |
0 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T72 |
280 |
0 |
0 |
0 |
| T92 |
652 |
0 |
0 |
0 |
| T93 |
721 |
0 |
0 |
0 |
| T94 |
0 |
1 |
0 |
0 |
| T95 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
318985 |
2512 |
0 |
0 |
| T11 |
390 |
14 |
0 |
0 |
| T12 |
624 |
23 |
0 |
0 |
| T15 |
348 |
11 |
0 |
0 |
| T18 |
259 |
0 |
0 |
0 |
| T29 |
0 |
72 |
0 |
0 |
| T32 |
0 |
7 |
0 |
0 |
| T33 |
0 |
9 |
0 |
0 |
| T41 |
1220 |
0 |
0 |
0 |
| T42 |
3823 |
0 |
0 |
0 |
| T48 |
783 |
0 |
0 |
0 |
| T50 |
0 |
33 |
0 |
0 |
| T51 |
0 |
18 |
0 |
0 |
| T55 |
0 |
14 |
0 |
0 |
| T59 |
0 |
7 |
0 |
0 |
| T72 |
280 |
0 |
0 |
0 |
| T92 |
652 |
0 |
0 |
0 |
| T93 |
721 |
0 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
318985 |
148 |
0 |
0 |
| T13 |
264 |
1 |
0 |
0 |
| T14 |
279 |
5 |
0 |
0 |
| T16 |
3423 |
7 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
338 |
0 |
0 |
0 |
| T28 |
364 |
0 |
0 |
0 |
| T38 |
0 |
3 |
0 |
0 |
| T45 |
1189 |
0 |
0 |
0 |
| T49 |
913 |
0 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T55 |
428 |
0 |
0 |
0 |
| T60 |
0 |
2 |
0 |
0 |
| T71 |
382 |
0 |
0 |
0 |
| T73 |
663 |
0 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
318985 |
84 |
0 |
0 |
| T11 |
390 |
1 |
0 |
0 |
| T12 |
624 |
1 |
0 |
0 |
| T15 |
348 |
0 |
0 |
0 |
| T18 |
259 |
0 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T32 |
0 |
1 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
| T41 |
1220 |
0 |
0 |
0 |
| T42 |
3823 |
0 |
0 |
0 |
| T48 |
783 |
0 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T59 |
0 |
1 |
0 |
0 |
| T72 |
280 |
0 |
0 |
0 |
| T92 |
652 |
0 |
0 |
0 |
| T93 |
721 |
0 |
0 |
0 |
| T94 |
0 |
1 |
0 |
0 |
| T95 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
318985 |
2512 |
0 |
0 |
| T11 |
390 |
14 |
0 |
0 |
| T12 |
624 |
23 |
0 |
0 |
| T15 |
348 |
11 |
0 |
0 |
| T18 |
259 |
0 |
0 |
0 |
| T29 |
0 |
72 |
0 |
0 |
| T32 |
0 |
7 |
0 |
0 |
| T33 |
0 |
9 |
0 |
0 |
| T41 |
1220 |
0 |
0 |
0 |
| T42 |
3823 |
0 |
0 |
0 |
| T48 |
783 |
0 |
0 |
0 |
| T50 |
0 |
33 |
0 |
0 |
| T51 |
0 |
18 |
0 |
0 |
| T55 |
0 |
14 |
0 |
0 |
| T59 |
0 |
7 |
0 |
0 |
| T72 |
280 |
0 |
0 |
0 |
| T92 |
652 |
0 |
0 |
0 |
| T93 |
721 |
0 |
0 |
0 |