Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4679 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
38 |
1 |
|
|
T34 |
1 |
|
T35 |
1 |
|
T36 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4642 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
75 |
1 |
|
|
T8 |
1 |
|
T15 |
2 |
|
T58 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3673 |
1 |
|
|
T1 |
1 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
1044 |
1 |
|
|
T1 |
2 |
|
T5 |
1 |
|
T8 |
2 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4112 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
605 |
1 |
|
|
T8 |
1 |
|
T14 |
10 |
|
T15 |
3 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3401 |
1 |
|
|
T1 |
1 |
|
T2 |
3 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
264 |
1 |
|
|
T14 |
6 |
|
T15 |
1 |
|
T16 |
2 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
711 |
1 |
|
|
T1 |
2 |
|
T5 |
1 |
|
T8 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
258 |
1 |
|
|
T14 |
4 |
|
T16 |
5 |
|
T17 |
9 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
8 |
1 |
|
|
T54 |
1 |
|
T68 |
1 |
|
T55 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
30 |
1 |
|
|
T34 |
1 |
|
T35 |
1 |
|
T36 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4685 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
32 |
1 |
|
|
T8 |
1 |
|
T15 |
1 |
|
T34 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4642 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
75 |
1 |
|
|
T8 |
1 |
|
T15 |
2 |
|
T58 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3673 |
1 |
|
|
T1 |
1 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
1044 |
1 |
|
|
T1 |
2 |
|
T5 |
1 |
|
T8 |
2 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4112 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
605 |
1 |
|
|
T8 |
1 |
|
T14 |
10 |
|
T15 |
3 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3401 |
1 |
|
|
T1 |
1 |
|
T2 |
3 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
268 |
1 |
|
|
T14 |
6 |
|
T15 |
1 |
|
T16 |
2 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
711 |
1 |
|
|
T1 |
2 |
|
T5 |
1 |
|
T8 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
258 |
1 |
|
|
T14 |
4 |
|
T16 |
5 |
|
T17 |
9 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
4 |
1 |
|
|
T53 |
1 |
|
T143 |
1 |
|
T144 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
28 |
1 |
|
|
T8 |
1 |
|
T15 |
1 |
|
T34 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4677 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
40 |
1 |
|
|
T15 |
1 |
|
T62 |
1 |
|
T90 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4642 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
75 |
1 |
|
|
T8 |
1 |
|
T15 |
2 |
|
T58 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3673 |
1 |
|
|
T1 |
1 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
1044 |
1 |
|
|
T1 |
2 |
|
T5 |
1 |
|
T8 |
2 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4112 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
605 |
1 |
|
|
T8 |
1 |
|
T14 |
10 |
|
T15 |
3 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3401 |
1 |
|
|
T1 |
1 |
|
T2 |
3 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
265 |
1 |
|
|
T14 |
6 |
|
T15 |
1 |
|
T16 |
2 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
711 |
1 |
|
|
T1 |
2 |
|
T5 |
1 |
|
T8 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
258 |
1 |
|
|
T14 |
4 |
|
T16 |
5 |
|
T17 |
9 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
7 |
1 |
|
|
T53 |
2 |
|
T56 |
1 |
|
T143 |
2 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
33 |
1 |
|
|
T15 |
1 |
|
T62 |
1 |
|
T90 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4670 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
47 |
1 |
|
|
T8 |
1 |
|
T58 |
1 |
|
T90 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4642 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
75 |
1 |
|
|
T8 |
1 |
|
T15 |
2 |
|
T58 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3673 |
1 |
|
|
T1 |
1 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
1044 |
1 |
|
|
T1 |
2 |
|
T5 |
1 |
|
T8 |
2 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4112 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
605 |
1 |
|
|
T8 |
1 |
|
T14 |
10 |
|
T15 |
3 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3401 |
1 |
|
|
T1 |
1 |
|
T2 |
3 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
264 |
1 |
|
|
T14 |
6 |
|
T15 |
1 |
|
T16 |
2 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
711 |
1 |
|
|
T1 |
2 |
|
T5 |
1 |
|
T8 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
258 |
1 |
|
|
T14 |
4 |
|
T16 |
5 |
|
T17 |
9 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
8 |
1 |
|
|
T53 |
1 |
|
T68 |
2 |
|
T55 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
39 |
1 |
|
|
T8 |
1 |
|
T58 |
1 |
|
T90 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4678 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
39 |
1 |
|
|
T15 |
2 |
|
T91 |
1 |
|
T92 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4642 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
75 |
1 |
|
|
T8 |
1 |
|
T15 |
2 |
|
T58 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3673 |
1 |
|
|
T1 |
1 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
1044 |
1 |
|
|
T1 |
2 |
|
T5 |
1 |
|
T8 |
2 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4112 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
605 |
1 |
|
|
T8 |
1 |
|
T14 |
10 |
|
T15 |
3 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3401 |
1 |
|
|
T1 |
1 |
|
T2 |
3 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
268 |
1 |
|
|
T14 |
6 |
|
T16 |
2 |
|
T17 |
7 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
711 |
1 |
|
|
T1 |
2 |
|
T5 |
1 |
|
T8 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
258 |
1 |
|
|
T14 |
4 |
|
T16 |
5 |
|
T17 |
9 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
4 |
1 |
|
|
T15 |
1 |
|
T54 |
1 |
|
T143 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
35 |
1 |
|
|
T15 |
1 |
|
T91 |
1 |
|
T92 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4678 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
39 |
1 |
|
|
T8 |
1 |
|
T58 |
1 |
|
T62 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4642 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
75 |
1 |
|
|
T8 |
1 |
|
T15 |
2 |
|
T58 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3673 |
1 |
|
|
T1 |
1 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
1044 |
1 |
|
|
T1 |
2 |
|
T5 |
1 |
|
T8 |
2 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4112 |
1 |
|
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
5 |
auto[1] |
605 |
1 |
|
|
T8 |
1 |
|
T14 |
10 |
|
T15 |
3 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3401 |
1 |
|
|
T1 |
1 |
|
T2 |
3 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
268 |
1 |
|
|
T14 |
6 |
|
T15 |
1 |
|
T16 |
2 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
711 |
1 |
|
|
T1 |
2 |
|
T5 |
1 |
|
T8 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
258 |
1 |
|
|
T14 |
4 |
|
T16 |
5 |
|
T17 |
9 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
4 |
1 |
|
|
T54 |
1 |
|
T143 |
1 |
|
T145 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
35 |
1 |
|
|
T8 |
1 |
|
T58 |
1 |
|
T62 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |