Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr_rstmgr_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.pwrmgr_rstmgr_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.pwrmgr_rstmgr_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.62 100.00 83.87 99.21 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : pwrmgr_rstmgr_sva_if
Line No.TotalCoveredPercent
TOTAL11100.00
ALWAYS3311100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 1 1


Cond Coverage for Module : pwrmgr_rstmgr_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       33
 EXPRESSION (((!rst_slow_ni)) || disable_sva)
             --------1-------    -----2-----
-1--2-StatusTests
00CoveredT3,T8,T14
01CoveredT1,T2,T3
10CoveredT3,T29,T61

Assert Coverage for Module : pwrmgr_rstmgr_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 8 8 100.00 8 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 8 8 100.00 8 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assertions_per_power_domains[0].LcHandshakeOff_A 2295225 158 0 0
gen_assertions_per_power_domains[0].LcHandshakeOn_A 2295225 15713 0 0
gen_assertions_per_power_domains[0].SysHandshakeOff_A 2295225 149835 0 0
gen_assertions_per_power_domains[0].SysHandshakeOn_A 2295225 15713 0 0
gen_assertions_per_power_domains[1].LcHandshakeOff_A 2295225 158 0 0
gen_assertions_per_power_domains[1].LcHandshakeOn_A 2295225 15713 0 0
gen_assertions_per_power_domains[1].SysHandshakeOff_A 2295225 149835 0 0
gen_assertions_per_power_domains[1].SysHandshakeOn_A 2295225 15713 0 0


gen_assertions_per_power_domains[0].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2295225 158 0 0
T3 1502 2 0 0
T4 1021 0 0 0
T5 3189 0 0 0
T6 1045 0 0 0
T7 1718 0 0 0
T8 2457 1 0 0
T9 1446 0 0 0
T10 1521 0 0 0
T14 3127 0 0 0
T15 2614 0 0 0
T29 0 2 0 0
T58 0 1 0 0
T61 0 2 0 0
T62 0 1 0 0
T87 0 3 0 0
T88 0 1 0 0
T89 0 2 0 0
T90 0 1 0 0

gen_assertions_per_power_domains[0].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2295225 15713 0 0
T3 1502 155 0 0
T4 1021 0 0 0
T5 3189 0 0 0
T6 1045 0 0 0
T7 1718 0 0 0
T8 2457 11 0 0
T9 1446 0 0 0
T10 1521 0 0 0
T14 3127 0 0 0
T15 2614 0 0 0
T29 0 161 0 0
T58 0 10 0 0
T61 0 426 0 0
T62 0 12 0 0
T87 0 736 0 0
T88 0 72 0 0
T89 0 337 0 0
T90 0 13 0 0

gen_assertions_per_power_domains[0].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2295225 149835 0 0
T3 1502 188 0 0
T4 1021 0 0 0
T5 3189 0 0 0
T6 1045 0 0 0
T7 1718 0 0 0
T8 2457 1542 0 0
T9 1446 0 0 0
T10 1521 0 0 0
T14 3127 1642 0 0
T15 2614 2153 0 0
T16 0 222 0 0
T29 0 160 0 0
T58 0 941 0 0
T61 0 217 0 0
T62 0 1071 0 0
T87 0 1030 0 0

gen_assertions_per_power_domains[0].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2295225 15713 0 0
T3 1502 155 0 0
T4 1021 0 0 0
T5 3189 0 0 0
T6 1045 0 0 0
T7 1718 0 0 0
T8 2457 11 0 0
T9 1446 0 0 0
T10 1521 0 0 0
T14 3127 0 0 0
T15 2614 0 0 0
T29 0 161 0 0
T58 0 10 0 0
T61 0 426 0 0
T62 0 12 0 0
T87 0 736 0 0
T88 0 72 0 0
T89 0 337 0 0
T90 0 13 0 0

gen_assertions_per_power_domains[1].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2295225 158 0 0
T3 1502 2 0 0
T4 1021 0 0 0
T5 3189 0 0 0
T6 1045 0 0 0
T7 1718 0 0 0
T8 2457 1 0 0
T9 1446 0 0 0
T10 1521 0 0 0
T14 3127 0 0 0
T15 2614 0 0 0
T29 0 2 0 0
T58 0 1 0 0
T61 0 2 0 0
T62 0 1 0 0
T87 0 3 0 0
T88 0 1 0 0
T89 0 2 0 0
T90 0 1 0 0

gen_assertions_per_power_domains[1].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2295225 15713 0 0
T3 1502 155 0 0
T4 1021 0 0 0
T5 3189 0 0 0
T6 1045 0 0 0
T7 1718 0 0 0
T8 2457 11 0 0
T9 1446 0 0 0
T10 1521 0 0 0
T14 3127 0 0 0
T15 2614 0 0 0
T29 0 161 0 0
T58 0 10 0 0
T61 0 426 0 0
T62 0 12 0 0
T87 0 736 0 0
T88 0 72 0 0
T89 0 337 0 0
T90 0 13 0 0

gen_assertions_per_power_domains[1].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2295225 149835 0 0
T3 1502 188 0 0
T4 1021 0 0 0
T5 3189 0 0 0
T6 1045 0 0 0
T7 1718 0 0 0
T8 2457 1542 0 0
T9 1446 0 0 0
T10 1521 0 0 0
T14 3127 1642 0 0
T15 2614 2153 0 0
T16 0 222 0 0
T29 0 160 0 0
T58 0 941 0 0
T61 0 217 0 0
T62 0 1071 0 0
T87 0 1030 0 0

gen_assertions_per_power_domains[1].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2295225 15713 0 0
T3 1502 155 0 0
T4 1021 0 0 0
T5 3189 0 0 0
T6 1045 0 0 0
T7 1718 0 0 0
T8 2457 11 0 0
T9 1446 0 0 0
T10 1521 0 0 0
T14 3127 0 0 0
T15 2614 0 0 0
T29 0 161 0 0
T58 0 10 0 0
T61 0 426 0 0
T62 0 12 0 0
T87 0 736 0 0
T88 0 72 0 0
T89 0 337 0 0
T90 0 13 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%